DEMO9S12XEP100 Freescale Semiconductor, DEMO9S12XEP100 Datasheet - Page 203

BOARD DEMO FOR MC9S12XEP100

DEMO9S12XEP100

Manufacturer Part Number
DEMO9S12XEP100
Description
BOARD DEMO FOR MC9S12XEP100
Manufacturer
Freescale Semiconductor
Type
MCUr
Datasheet

Specifications of DEMO9S12XEP100

Contents
Board, Cables, CD
Processor To Be Evaluated
MC9S12XEP100
Data Bus Width
16 bit
Interface Type
RS-232
Silicon Manufacturer
Freescale
Core Architecture
S12
Core Sub-architecture
S12
Silicon Core Number
MC9S12
Silicon Family Name
S12XE
Rohs Compliant
Yes
For Use With/related Products
MC9S12XEP100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DEMO9S12XEP100
Manufacturer:
PANASONIC
Quantity:
46 000
Part Number:
DEMO9S12XEP100
Manufacturer:
Freescale Semiconductor
Quantity:
135
3.3.2.5
Read: Anytime. In emulation modes read operations will return the data from the external bus. In all other
modes the data are read from this register.
Write: Refer to each bit description. In emulation modes write operations will also be directed to the
external bus.
Freescale Semiconductor
Address: 0x0013 PRR
TGMRAMON
PGMIFRON
EEEIFRON
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
RAMHM
Reset
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
Field
7
5
4
3
W
R
TGMRAMON
EEE Tag RAM and FTM SCRATCH RAM visible in the memory map
Write: Anytime
This bit is used to made the EEE Tag RAM nd FTM SCRATCH RAM visible in the global memory map.
0 Not visible in the memory map.
1 Visible in the memory map.
EEE IFR visible in the memory map
Write: Anytime
This bit is used to made the IFR sector of EEE DATA FLASH visible in the global memory map.
0 Not visible in the memory map.
1 Visible in the memory map.
Program IFR visible in the memory map
Write: Anytime
This bit is used to made the IFR sector of the Program Flash visible in the global memory map.
0 Not visible in the memory map.
1 Visible in the memory map.
RAM only in higher Half of the memory map
Write: Once in normal and emulation modes and anytime in special modes
0 Accesses to $4000–$7FFF will be mapped to $14_4000-$14_7FFF in the global memory space (external
1 Accesses to $4000–$7FFF will be mapped to $0F_C000-$0F_FFFF in the global memory space (RAM area).
MMC Control Register (MMCCTL1)
0
7
XGATE write access to this register during an CPU access which makes use
of this register could lead to unexpected results.
access).
= Unimplemented or Reserved
0
0
6
Figure 3-10. MMC Control Register (MMCCTL1)
MC9S12XE-Family Reference Manual Rev. 1.23
Table 3-11. MMCCTL1 Field Descriptions
EEEIFRON
5
0
;many cases assemblers are “direct page aware” and can
;automatically select direct mode.
PGMIFRON
CAUTION
0
4
Description
RAMHM
0
3
Chapter 3 Memory Mapping Control (S12XMMCV4)
EROMCTL
EROMON
2
ROMHM
0
1
ROMCTL
ROMON
0
203

Related parts for DEMO9S12XEP100