DEMO9S12XEP100 Freescale Semiconductor, DEMO9S12XEP100 Datasheet - Page 356

BOARD DEMO FOR MC9S12XEP100

DEMO9S12XEP100

Manufacturer Part Number
DEMO9S12XEP100
Description
BOARD DEMO FOR MC9S12XEP100
Manufacturer
Freescale Semiconductor
Type
MCUr
Datasheet

Specifications of DEMO9S12XEP100

Contents
Board, Cables, CD
Processor To Be Evaluated
MC9S12XEP100
Data Bus Width
16 bit
Interface Type
RS-232
Silicon Manufacturer
Freescale
Core Architecture
S12
Core Sub-architecture
S12
Silicon Core Number
MC9S12
Silicon Family Name
S12XE
Rohs Compliant
Yes
For Use With/related Products
MC9S12XEP100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DEMO9S12XEP100
Manufacturer:
PANASONIC
Quantity:
46 000
Part Number:
DEMO9S12XEP100
Manufacturer:
Freescale Semiconductor
Quantity:
135
Chapter 10 XGATE (S12XGATEV3)
XGATE Channel ID
XGATE Priority Level
XGATE Register Bank
XGATE Channel Interrupt
XGATE Software Channel
XGATE Semaphore
XGATE Thread
XGATE Debug Mode
XGATE Software Error
Word
Byte
10.1.2
The XGATE module includes these features:
356
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
A 7-bit identifier associated with an XGATE channel. In S12XE designs valid Channel IDs range
from $0D to $78.
A priority ranging from 1 to 7 which is associated with an XGATE channel. The priority level of
an XGATE channel is selected in the S12X_INT module.
A register bank consists of registers R1-R7, CCR and the PC. Each interrupt level is associated with
one register bank.
An S12X_CPU interrupt that is triggered by a code sequence running on the XGATE module.
Special XGATE channel that is not associated with any peripheral service request. A Software
Channel is triggered by its Software Trigger Bit which is implemented in the XGATE module.
A set of hardware flip-flops that can be exclusively set by either the S12X_CPU or the XGATE.
(see
A code sequence which is executed by the XGATE’s RISC core after receiving an XGATE request.
A special mode in which the XGATE’s RISC core is halted for debug purposes. This mode enables
the XGATE’s debug features (see
The XGATE is able to detect a number of error conditions caused by erratic software (see
Section 10.4.5, “Software Error
program execution and flag an Interrupt to the S12X_CPU.
A 16 bit entity.
An 8 bit entity.
Data movement between various targets (i.e. Flash, RAM, and peripheral modules)
Data manipulation through built in RISC core
Features
Section 10.4.4,
“Semaphores”)
MC9S12XE-Family Reference Manual , Rev. 1.23
Detection”). These error conditions will cause the XGATE to seize
Section 10.6, “Debug
Mode”).
Freescale Semiconductor

Related parts for DEMO9S12XEP100