DEMO9S12XEP100 Freescale Semiconductor, DEMO9S12XEP100 Datasheet - Page 794

BOARD DEMO FOR MC9S12XEP100

DEMO9S12XEP100

Manufacturer Part Number
DEMO9S12XEP100
Description
BOARD DEMO FOR MC9S12XEP100
Manufacturer
Freescale Semiconductor
Type
MCUr
Datasheet

Specifications of DEMO9S12XEP100

Contents
Board, Cables, CD
Processor To Be Evaluated
MC9S12XEP100
Data Bus Width
16 bit
Interface Type
RS-232
Silicon Manufacturer
Freescale
Core Architecture
S12
Core Sub-architecture
S12
Silicon Core Number
MC9S12
Silicon Family Name
S12XE
Rohs Compliant
Yes
For Use With/related Products
MC9S12XEP100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DEMO9S12XEP100
Manufacturer:
PANASONIC
Quantity:
46 000
Part Number:
DEMO9S12XEP100
Manufacturer:
Freescale Semiconductor
Quantity:
135
Chapter 22 Timer Module (TIM16B8CV2) Block Description
22.2.7
This pin serves as input capture or output compare for channel 1.
22.2.8
This pin serves as input capture or output compare for channel 0.
22.3
This section provides a detailed description of all memory and registers.
22.3.1
The memory map for the TIM16B8CV2 module is given below in
register is the address offset. The total address for each register is the sum of the base address for the
TIM16B8CV2 module and the address offset for each register.
22.3.2
794
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
This section consists of register descriptions in address order. Each description includes a standard
register diagram with an associated figure number. Details of register bit and field function follow the
register diagrams, in bit order.
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
Register
CFORC
TCNTH
0x0000
0x0001
0x0002
0x0003
0x0004
0x0005
TCNTL
OC7M
Name
OC7D
TIOS
Memory Map and Register Definition
IOC1 — Input Capture and Output Compare Channel 1 Pin
IOC0 — Input Capture and Output Compare Channel 0 Pin
Module Memory Map
Register Descriptions
For the description of interrupts see
W
W
W
W
W
W
R
R
R
R
R
R
Figure 22-5. TIM16B8CV2 Register Summary (Sheet 1 of 3)
TCNT15
OC7M7
OC7D7
TCNT7
FOC7
IOS7
Bit 7
0
MC9S12XE-Family Reference Manual Rev. 1.23
= Unimplemented or Reserved
TCNT14
OC7M6
OC7D6
TCNT6
FOC6
IOS6
6
0
TCNT13
OC7M5
OC7D5
TCNT5
FOC5
IOS5
5
0
NOTE
Section 22.6,
TCNT12
OC7M4
OC7D4
TCNT4
FOC4
IOS4
4
0
TCNT11
OC7M3
OC7D3
TCNT3
FOC3
IOS3
Figure
“Interrupts”.
3
0
22-5. The address listed for each
TCNT10
OC7M2
OC7D2
TCNT2
FOC2
IOS2
2
0
OC7M1
Freescale Semiconductor
OC7D1
TCNT9
TCNT1
FOC1
IOS1
1
0
OC7M0
OC7D0
TCNT8
TCNT0
FOC0
IOS0
Bit 0
0

Related parts for DEMO9S12XEP100