MPC8533EVTAQGA Freescale Semiconductor, MPC8533EVTAQGA Datasheet - Page 325

no-image

MPC8533EVTAQGA

Manufacturer Part Number
MPC8533EVTAQGA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTAQGA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.0GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTAQGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
9.2.1
The DDR memory controller supports the following modes:
9.3
This section provides descriptions of the DDR memory controller’s external signals. It describes each
signal’s behavior when the signal is asserted or negated and when the signal is an input or an output.
9.3.1
Memory controller signals are grouped as follows:
Table 9-1
specification has a pinout diagram showing pin numbers. It also lists all electrical and mechanical
specifications.
Freescale Semiconductor
Automatic DRAM data initialization
Support for up to eight posted refreshes
Memory controller clock frequency of two times the SDRAM clock with support for sleep power
management
Support for error injection
Dynamic power management mode. The DDR memory controller can reduce power consumption
by negating the SDRAM CKE signal when no transactions are pending to the SDRAM.
Auto-precharge mode. Clearing DDR_SDRAM_INTERVAL[BSTOPRE] causes the memory
controller to issue an auto-precharge command with every read or write transaction.
Auto-precharge mode can be enabled for separate chip selects by setting
CSn_CONFIG[AP_n_EN].
Memory interface signals
Clock signals
Debug signals
External Signal Descriptions
shows how DDR memory controller external signals are grouped. The device hardware
Modes of Operation
Signals Overview
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
MDQ[0:63]
MDQS[0:8]
MDQS[0:8]
MECC[0:7]
MBA[2:0]
MA[15:0]
MCAS
Name
Table 9-1. DDR Memory Interface Signal Summary
Data bus
Data strobes
Complement data strobes
Error checking and correcting
Column address strobe
Address bus
Logical bank address
Function/Description
All zeros
All zeros
All zeros
All zeros
All zeros
All ones
Reset
One
Pins
64
16
9
9
8
1
3
I/O
I/O
I/O
I/O
I/O
O
O
O
DDR Memory Controller
9-3

Related parts for MPC8533EVTAQGA