MPC8533EVTAQGA Freescale Semiconductor, MPC8533EVTAQGA Datasheet - Page 71

no-image

MPC8533EVTAQGA

Manufacturer Part Number
MPC8533EVTAQGA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTAQGA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.0GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTAQGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table
Number
9-27
9-28
9-29
9-30
9-31
9-32
9-33
9-34
9-35
9-36
9-37
9-38
9-39
9-40
9-41
9-42
9-43
9-44
9-45
9-46
9-47
9-48
9-49
9-50
9-51
9-52
9-53
9-54
10-1
10-2
10-3
10-4
10-5
10-6
10-7
10-8
10-9
10-10
10-11
Freescale Semiconductor
ERR_INJECT Field Descriptions ......................................................................................... 9-34
CAPTURE_DATA_HI Field Descriptions............................................................................ 9-34
CAPTURE_DATA_LO Field Descriptions........................................................................... 9-35
CAPTURE_ECC Field Descriptions .................................................................................... 9-35
ERR_DETECT Field Descriptions ....................................................................................... 9-36
ERR_DISABLE Field Descriptions...................................................................................... 9-37
ERR_INT_EN Field Descriptions ........................................................................................ 9-38
CAPTURE_ATTRIBUTES Field Descriptions .................................................................... 9-38
CAPTURE_ADDRESS Field Descriptions .......................................................................... 9-40
CAPTURE_EXT_ADDRESS Field Descriptions ................................................................ 9-40
ERR_SBE Field Descriptions ............................................................................................... 9-41
Byte Lane to Data Relationship ............................................................................................ 9-45
Supported DDR2 SDRAM Device Configurations .............................................................. 9-46
DDR1 Address Multiplexing for 64-Bit Data Bus with Interleaving Disabled.................... 9-47
DDR1 Address Multiplexing for 32-Bit Data Bus with Interleaving Disabled.................... 9-48
DDR2 Address Multiplexing for 64-Bit Data Bus with Interleaving Disabled.................... 9-49
DDR2 Address Multiplexing for 32-Bit Data Bus with Interleaving Disabled.................... 9-50
Example of Address Multiplexing for 64-Bit Data Bus Interleaving Between
Example of Address Multiplexing for 64-Bit Data Bus Interleaving
DDR SDRAM Command Table............................................................................................ 9-53
DDR SDRAM Interface Timing Intervals ............................................................................ 9-54
DDR SDRAM Power-Saving Modes Refresh Configuration............................................... 9-62
Memory Controller–Data Beat Ordering .............................................................................. 9-64
DDR SDRAM ECC Syndrome Encoding ............................................................................ 9-65
DDR SDRAM ECC Syndrome Encoding (Check Bits) ....................................................... 9-67
Memory Controller Errors .................................................................................................... 9-68
Memory Interface Configuration Register Initialization Parameters.................................... 9-68
Programming Differences Between Memory Types............................................................. 9-69
Processor Interrupts Generated Outside the Core—Types and Sources ............................... 10-3
e500 Core-Generated Interrupts that Cause a Wake-Up ....................................................... 10-4
Internal Interrupt Sources...................................................................................................... 10-6
PIC Interface Signals ............................................................................................................ 10-7
Interrupt Signals—Detailed Signal Descriptions .................................................................. 10-8
PIC Register Address Map.................................................................................................... 10-9
BRR1 Field Descriptions .................................................................................................... 10-18
BRR2 Field Descriptions .................................................................................................... 10-18
FRR Field Descriptions....................................................................................................... 10-19
GCR Field Descriptions ...................................................................................................... 10-19
VIR Field Descriptions ....................................................................................................... 10-20
Two Banks........................................................................................................................ 9-51
Between Four Banks ........................................................................................................ 9-52
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Tables
Title
Number
Page
lxxi

Related parts for MPC8533EVTAQGA