MPC8533EVTAQGA Freescale Semiconductor, MPC8533EVTAQGA Datasheet - Page 466

no-image

MPC8533EVTAQGA

Manufacturer Part Number
MPC8533EVTAQGA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTAQGA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.0GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTAQGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
I
11.4.1.5
The following sections give details of how aspects of the protocol are implemented in this I
11.4.1.5.1
The different conditions of the I
11.4.1.5.2
The I
of the I
The SDA output can only change at the midpoint of a low cycle of the SCL, unless it is performing a
START, STOP, or restart condition. Otherwise, the SDA output is held constant.
The SDA signal is pulled low when one or more of the following conditions are true in either master or
slave mode:
The SCL signal corresponds to the internal SCL signal when one or more of the following conditions are
true in either master or slave mode:
11-14
2
C Interfaces
2
C module contains logic that controls the output to the serial data (SDA) and serial clock (SCL) lines
2
START conditions are detected when an SDA fall occurs while SCL is high.
STOP conditions are detected when an SDA rise occurs while SCL is high.
Data transfers in progress are canceled when a STOP condition is detected or if there is a slave address
mismatch. Cancellation of data transactions resets the clock module.
The bus is detected to be busy upon the detection of a START condition, and idle upon the detection
of a STOP condition.
Master mode
— Data bit (transmit)
— Ack bit (receive)
— START condition
— STOP condition
— Restart condition
Slave mode
— Acknowledging address match
— Data bit (transmit)
— Ack bit (receive)
Master mode
— Bus owner
— Lost arbitration
— START condition
— STOP condition
— Restart condition begin
— Restart condition end
C. The SCL output is pulled low as determined by the internal clock generated in the clock module.
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Protocol Implementation Details
Transaction Monitoring—Implementation Details
Control Transfer—Implementation Details
2
C data transfers are monitored as follows:
Freescale Semiconductor
2
C module.

Related parts for MPC8533EVTAQGA