MPC8533EVTAQGA Freescale Semiconductor, MPC8533EVTAQGA Datasheet - Page 448

no-image

MPC8533EVTAQGA

Manufacturer Part Number
MPC8533EVTAQGA
Description
MPU POWERQUICC 783-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC8533EVTAQGA

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.0GHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
783-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8533EVTAQGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Programmable Interrupt Controller
MSIIR[SRS] selects the associated MSIR and MSIIR[IBS] selects the interrupt flag/bit in that register that
is to be set. The corresponding interrupt needs to be unmasked for the interrupt to occur. A read to an MSIR
clears the all of its flags.
10.4.6
Whenever the PCI Express controller is in root complex mode and it receives an inbound INTx asserted
or negated message transaction, it asserts or negates an equivalent internal INTx signal to the PIC. This
INTx virtual-wire interrupt signaling mechanism replaces the PCI standard sideband interrupts (INTA,
INTB, INTC, and INTD) that historically were connected to the IRQn external interrupt inputs. The
internal INTx signals from the PCI Express controller are logically combined with the interrupt request
(IRQn) signals so that they share the same OpenPIC external interrupt controlled by the associated
EIVPRn and EIDRn registers.
Table 10-52
In general, these signals should be considered mutually exclusive. In particular, if an IRQn signal is being
used as active high (EIVPRn[P] = 1), or edge triggered (EIVPRn[S] = 0), the system must not allow
inbound PCI Express INTx transactions.
If a PCI Express INTx signal is being used, the PIC must be configured so that external interrupts are active
low (EIVPRn[P] = 0) and level sensitive (EIVPRn[S] = 1). In this case, the associated IRQn should be
pulled high. Note that it is possible to share IRQn and INTx if the external interrupt is also active-low and
level sensitive. However, if an interrupt occurs, the interrupt service routine must poll both the external
sources connected to the IRQn input and the PCI Express INTx sources to determine from which path the
external interrupt came.
10.4.7
There are appropriate clock prescalers and synchronizers to provide a time base for the four internal timers
of the PIC unit. The timers can be individually programmed to generate a processor interrupt when they
10-52
details the association of INTx signals to IRQn signals.
PCI Express INTx
Global Timers
MPC8533E PowerQUICC III Integrated Host Processor Family Reference Manual, Rev. 1
Table 10-52. PCI Express INTx/IRQ n Sharing
PCI Express Number INTx
PCI Express 1
PCI Express 2
PCI Express 3
INTC IRQ2
INTD IRQ3
INTC IRQ6
INTD IRQ7
INTC IRQ10
INTD IRQ11
INTB IRQ1
INTB IRQ5
INTB IRQ9
INTA
INTA
INTA
IRQ n
IRQ0
IRQ4
IRQ8
Freescale Semiconductor

Related parts for MPC8533EVTAQGA