HD64F38024DV Renesas Electronics America, HD64F38024DV Datasheet - Page 389

IC H8/SLP MCU FLASH 80QFP

HD64F38024DV

Manufacturer Part Number
HD64F38024DV
Description
IC H8/SLP MCU FLASH 80QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300L SLPr
Datasheets

Specifications of HD64F38024DV

Core Processor
H8/300L
Core Size
8-Bit
Speed
10MHz
Connectivity
SCI
Peripherals
LCD, PWM, WDT
Number Of I /o
51
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
80-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F38024DV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
SCI3 operates as follows when transmitting data.
SCI3 monitors bit TDRE in SSR, and when it is cleared to 0, recognizes that data has been written
to TDR and transfers data from TDR to TSR. It then sets bit TDRE to 1 and starts transmitting. If
bit TIE in SCR3 is set to 1 at this time, a TXI request is made.
Serial data is transmitted from the TXD
When the stop bit is sent, SCI3 checks bit TDRE. If bit TDRE is cleared to 0, SCI3 transfers data
from TDR to TSR, and when the stop bit has been sent, starts transmission of the next frame. If
bit TDRE is set to 1, bit TEND in SSR bit is set to 1the mark state, in which 1s are transmitted, is
established after the stop bit has been sent. If bit TEIE in SCR3 is set to 1 at this time, a TEI
request is made.
Figure 10.7 shows an example of the operation when transmitting in asynchronous mode.
Serial
data
TDRE
TEND
LSI
operation
User
processing
Figure 10.7 Example of Operation when Transmitting in Asynchronous Mode
TXI request
1
Start
bit
0
D0
D1
TDRE
cleared to 0
Data written
to TDR
Transmit
1 frame
data
(8-bit data, parity, 1 stop bit)
D7
32
Parity
pin using the relevant data transfer format in table 10.11.
0/1
bit
TXI request
Stop
bit
1
Start
bit
0
Section 10 Serial Communication Interface
Rev. 8.00 Mar. 09, 2010 Page 367 of 658
D0
1 frame
D1
Transmit
data
D7
Parity
0/1
bit
REJ09B0042-0800
TEI request
Stop
bit
1
Mark
state
1

Related parts for HD64F38024DV