HD64F38024DV Renesas Electronics America, HD64F38024DV Datasheet - Page 590

IC H8/SLP MCU FLASH 80QFP

HD64F38024DV

Manufacturer Part Number
HD64F38024DV
Description
IC H8/SLP MCU FLASH 80QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300L SLPr
Datasheets

Specifications of HD64F38024DV

Core Processor
H8/300L
Core Size
8-Bit
Speed
10MHz
Connectivity
SCI
Peripherals
LCD, PWM, WDT
Number Of I /o
51
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
80-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F38024DV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Appendix B Internal I/O Registers
SSR—Serial Status Register
Bit
Initial value
Read/Write
Note: * Only a write of 0 for flag clearing is possible.
Rev. 8.00 Mar. 09, 2010 Page 568 of 658
REJ09B0042-0800
Transmit Data Register Empty
0
1
Receive Data Register Full
0
1
Overrun Error
Transmit data written in TDR has not been transferred to TSR
[Clearing conditions] · After reading TDRE = 1, cleared by writing 0 to TDRE
Transmit data has not been written to TDR, or transmit data written in TDR has been transferred to TSR
[Setting conditions]
0
1
There is no receive data in RDR
[Clearing conditions] · After reading RDRF = 1, cleared by writing 0 to RDRF
There is receive data in RDR
[Setting condition] When reception ends normally and receive data is transferred from RSR to RDR
Framing Error
0
1
Reception in progress or completed
[Clearing condition] After reading OER = 1, cleared by writing 0 to OER
An overrun error has occurred during reception
[Setting condition] When the next serial reception is completed with RDRF set to 1
Parity Error
0
1
Reception in progress or completed normally
[Clearing condition] After reading FER = 1, cleared by writing 0 to FER
A framing error has occurred during reception
[Setting condition] When the stop bit at the end of the receive data is checked for a value of 1 at completion of
Transmit End
0
1
Reception in progress or completed normally
[Clearing condition] After reading PER = 1, cleared by writing 0 to PER
A parity error has occurred during reception
[Setting condition]
R/(W) *
TDRE
Transmission in progress
[Clearing conditions]
Transmission ended
[Setting conditions]
7
1
· When data is written to TDR by an instruction
· When bit TE in serial control register3 (SCR3) is cleared to 0
· When data is transferred from TDR to TSR
· When RDR data is read by an instruction
reception, and the stop bit is 0
R/(W) *
RDRF
When the number of 1 bits in the receive data plus parity bit does not match the parity
designated by the parity mode bit (PM) in the serial mode register (SMR)
6
0
· After reading TDRE = 1, cleared by writing 0 to TDRE
· When data is written to TDR by an instruction
· When bit TE in serial control register3 (SCR3) is cleared to 0
· When bit TDRE is set to 1 when the last bit of a transmit character is sent
R/(W) *
OER
5
0
R/(W) *
FER
4
0
R/(W) *
PER
3
0
H'AC
TEND
R
2
1
R
1
0
R/W
0
0
SCI3

Related parts for HD64F38024DV