HD64F38024DV Renesas Electronics America, HD64F38024DV Datasheet - Page 91

IC H8/SLP MCU FLASH 80QFP

HD64F38024DV

Manufacturer Part Number
HD64F38024DV
Description
IC H8/SLP MCU FLASH 80QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300L SLPr
Datasheets

Specifications of HD64F38024DV

Core Processor
H8/300L
Core Size
8-Bit
Speed
10MHz
Connectivity
SCI
Peripherals
LCD, PWM, WDT
Number Of I /o
51
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
80-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F38024DV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Example 2: BSET instruction executed designating port 3
P3
signal at P3
example, the BSET instruction is used to change pin P3
[A: Prior to executing BSET]
Input/output Input
Pin state
PCR3
PDR3
[B: BSET instruction executed]
[C: After executing BSET]
Input/output Input
Pin state
PCR3
PDR3
[D: Explanation of how BSET operates]
When the BSET instruction is executed, first the CPU reads port 3.
Since P3
P3
of H'80, but the value read by the CPU is H'40.
Next, the CPU sets bit 0 of the read data to 1, changing the PDR3 data to H'41. Finally, the CPU
writes this value (H'41) to PDR3, completing execution of BSET.
As a result of this operation, bit 0 in PDR3 becomes 1, and P3
However, bits 7 and 6 of PDR3 end up with different values.
BSET
7
5
and P3
to P3
7
0
and P3
are output pins, so the CPU reads the value in PDR3. In this example PDR3 has a value
6
6
#0
are designated as input pins, with a low-level signal input at P3
. The remaining pins, P3
P3
Low level High level Low level Low level Low level Low level Low level Low level
0
1
P3
Low level High level Low level Low level Low level Low level Low level High level
0
0
7
7
6
,
are input pins, the CPU reads the pin states (low-level and high-level input).
@PDR3
P3
Input
0
0
P3
Input
0
1
6
6
P3
Output
P3
Output
0
1
0
1
The BSET instruction is executed designating port 3.
5
5
5
to P3
1
, are output pins and output low-level signals. In this
P3
Output
1
0
P3
Output
1
0
4
4
0
P3
Output
1
0
P3
Output
1
0
to high-level output.
Rev. 8.00 Mar. 09, 2010 Page 69 of 658
3
3
0
outputs a high-level signal.
P3
Output
1
0
P3
Output
1
0
2
2
7
and a high-level
P3
Output
1
0
P3
Output
1
0
REJ09B0042-0800
1
1
Section 2 CPU
P3
Output
1
0
P3
Output
1
1
0
0

Related parts for HD64F38024DV