SAM9XE512 Atmel Corporation, SAM9XE512 Datasheet - Page 129

no-image

SAM9XE512

Manufacturer Part Number
SAM9XE512
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9XE512

Flash (kbytes)
512 Kbytes
Pin Count
217
Max. Operating Frequency
180 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
96
Ext Interrupts
96
Usb Transceiver
3
Usb Speed
Full Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
2
Uart
6
Ssc
1
Ethernet
1
Sd / Emmc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
Yes
Adc Channels
4
Adc Resolution (bits)
10
Adc Speed (ksps)
312
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
32
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.65 to 1.95
Fpu
No
Mpu / Mmu
No / Yes
Timers
6
Output Compare Channels
6
Input Capture Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
No
6.6
ARM DDI 0165B
Interlocked MCRR
ARM processor pipeline
LATECANCEL
WDATA[31:0]
RDATA[31:0]
INSTR[31:0]
CHSD[1:0]
CHSE[1:0]
InMREQ
(MCRR)
(MRRC)
PASS
CLK
If the data for an
its first Decode cycle, the ARM9E-S pipeline interlocks for one or more cycles until the
data is available. An example of this is where the register being transferred is the
destination from a preceding
enters the Decode stage of the coprocessor pipeline, and remains there until it can enter
the Execute stage.
Figure 6-6 gives an example of an interlocked MCRR.
MCRR
Copyright © 2000 ARM Limited. All rights reserved.
(interlock)
Decode
GO (ignored)
MCRR
Decode
operation is not available inside the ARM9E-S pipeline during
LDR
GO
Execute
instruction. In this situation the
(GO)
LAST
Execute
Figure 6-6 ARM9E-S interlocked MCRR
(LAST)
Data1 (Rd)
Data1
Ignored
Data2 (Rn)
Memory
ARM9E-S Coprocessor Interface
Data2
MCRR
Write
instruction
6-13

Related parts for SAM9XE512