DF2166VT33WV Renesas Electronics America, DF2166VT33WV Datasheet - Page 563

MCU 16BIT FLASH 3V 512K 144-TQFP

DF2166VT33WV

Manufacturer Part Number
DF2166VT33WV
Description
MCU 16BIT FLASH 3V 512K 144-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2100r
Datasheet

Specifications of DF2166VT33WV

Core Processor
H8S/2000
Core Size
16-Bit
Speed
33MHz
Connectivity
I²C, IrDA, LPC, SCI, SmartCard
Peripherals
POR, PWM, WDT
Number Of I /o
106
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
144-TQFP, 144-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2166VT33WV
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
DF2166VT33WV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
16.3.3
HICR4 controls the selection of access channel when setting addresses for LPC channels 1 and 2,
and the operation of KCS, SMIC, and BT interfaces included in channel 3.
Bit
7
6 to 4 
3
2
1
0
Bit Name
LADR12SEL 0
SWENBL
KCSENBL
SMICENBL
BTENBL
Host Interface Control Register 4 (HICR4)
Initial Value Slave Host Description
All 0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Switches the access channel of LADR12H,
LAD12L.
0: LADR1 is selected
1: LADR2 is selected
Reserved
The initial value should not be changed.
In BT mode, H'5 (short wait) or H'6 (long wait) is
returned to the host in the synchronized return
cycle from slave, thus can make the host wait.
0: Short wait is issued
1: Long wait is issued
Enables or disables the use of the KCS interface
included in channel 3. When the LPC3E bit in
HICR0 is 0, this bit is valid.
0: KCS interface operation is disabled
1: KCS interface operation is enabled
Enables or disables the use of the SMIC interface
included in channel 3. When the LPC3E bit in
HICR0 is 0, this bit is valid.
0: SMIC interface operation is disabled
1: SMIC interface operation is enabled
Enables or disables the use of the BT interface
included in channel 3. When the LPC3E bit in
HICR0 is 0, this bit is valid.
0: BT interface operation is disabled
1: BT interface operation is enabled
No address (LADR3) matches for IDR3, ODR3,
or STR3 in KCS mode
No address (LADR3) matches for SMICFLG,
SSMICCSR, or SMICDTR
No address (LADR3) matches for BTIMSR,
BTCR, or BTDTR
Rev. 3.00, 03/04, page 521 of 830

Related parts for DF2166VT33WV