SAM3X8E Atmel Corporation, SAM3X8E Datasheet - Page 977

no-image

SAM3X8E

Manufacturer Part Number
SAM3X8E
Description
Manufacturer
Atmel Corporation
Datasheets
37.14.17 HSMCI Configuration Register
Name:
Address:
Access:
This register can only be written if the WPEN bit is cleared in
• FIFOMODE: HSMCI Internal FIFO control mode
0: A write transfer starts when a sufficient amount of data is written into the FIFO.
When the block length is greater than or equal to 3/4 of the HSMCI internal FIFO size, then the write transfer starts as soon
as half the FIFO is filled. When the block length is greater than or equal to half the internal FIFO size, then the write transfer
starts as soon as one quarter of the FIFO is filled. In other cases, the transfer starts as soon as the total amount of data is
written in the internal FIFO.
1: A write transfer starts as soon as one data is written into the FIFO.
• FERRCTRL: Flow Error flag reset control mode
0: When an underflow/overflow condition flag is set, a new Write/Read command is needed to reset the flag.
1: When an underflow/overflow condition flag is set, a read status resets the flag.
• HSMODE: High Speed Mode
0: Default bus timing mode.
1: If set to one, the host controller outputs command line and data lines on the rising edge of the card clock. The Host driver
shall check the high speed support in the card registers.
• LSYNC: Synchronize on the last block
0: The pending command is sent at the end of the current data block.
1: The pending command is sent at the end of the block transfer when the transfer length is not infinite. (block count shall
be different from zero)
11057A–ATARM–17-Feb-12
11057A–ATARM–17-Feb-12
31
23
15
7
HSMCI_CFG
0x40000054
Read-write
30
22
14
6
29
21
13
5
FERRCTRL
LSYNC
28
20
12
4
“HSMCI Write Protect Mode Register” on page
27
19
11
3
26
18
10
2
25
17
9
1
SAM3X/A
SAM3X/A
978.
FIFOMODE
HSMODE
24
16
8
0
977
977

Related parts for SAM3X8E