AT32UC3L032-D3UR Atmel, AT32UC3L032-D3UR Datasheet - Page 419

MCU AVR32 32KB FLASH 48TLLGA

AT32UC3L032-D3UR

Manufacturer Part Number
AT32UC3L032-D3UR
Description
MCU AVR32 32KB FLASH 48TLLGA
Manufacturer
Atmel
Series
AVR®32 UC3r
Datasheet

Specifications of AT32UC3L032-D3UR

Core Processor
AVR
Core Size
32-Bit
Speed
50MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, PWM, WDT
Number Of I /o
36
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.62 V ~ 3.6 V
Data Converters
A/D 9x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
48-TLLGA
Processor Series
AT32UC3x
Core
AVR32
Data Bus Width
32 bit
Data Ram Size
16 KB
Interface Type
SPI, TWI, USART
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
36
Number Of Timers
7
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR32, EWAVR32-BL
Development Tools By Supplier
AT32UC3L-EK
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 9 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
19.7.12
Name:
Access Type:
Offset:
Reset Value:
32099F–11/2010
PDCM: Peripheral DMA Controller Mode
DLC: Data Length Control
WKUPTYP: Wakeup Signal Type
FSDIS: Frame Slot Mode Disable
DLM: Data Length Mode
CHKTYP: Checksum Type
CHKDIS: Checksum Disable
PARDIS: Parity Disable
WKUPTYP
31
23
15
7
0: The LIN mode register LINMR is not written by the Peripheral DMA Controller.
1: The LIN mode register LINMR (excepting that bit) is written by the Peripheral DMA Controller.
0 - 255: Defines the response data length if DLM=0,in that case the response data length is equal to DLC+1 bytes.
0: setting the bit LINWKUP in the control register sends a LIN 2.0 wakeup signal.
1: setting the bit LINWKUP in the control register sends a LIN 1.3 wakeup signal.
0: The Frame Slot Mode is enabled.
1: The Frame Slot Mode is disabled.
0: The response data length is defined by the field DLC of this register.
1: The response data length is defined by the bits 4 and 5 of the Identifier (IDCHR in LINIR).
0: LIN 2.0 “Enhanced” Checksum
1: LIN 1.3 “Classic” Checksum
0: In Master node configuration, the checksum is computed and sent automatically. In Slave node configuration, the checksum
is checked automatically.
1: Whatever the node configuration is, the checksum is not computed/sent and it is not checked.
0: In Master node configuration, the Identifier Parity is computed and sent automatically. In Master node and Slave node
configuration, the parity is checked automatically.
1:Whatever the node configuration is, the Identifier parity is not computed/sent and it is not checked.
LIN Mode Register
FSDIS
30
22
14
LINMR
Read-write
0x54
0x00000000
6
DLM
29
21
13
5
CHKTYP
28
20
12
4
DLC
CHKDIS
27
19
11
3
PARDIS
26
18
10
2
AT32UC3L016/32/64
25
17
9
1
NACT
PDCM
24
16
8
0
419

Related parts for AT32UC3L032-D3UR