r5f21346mnfp Renesas Electronics Corporation., r5f21346mnfp Datasheet - Page 260

no-image

r5f21346mnfp

Manufacturer Part Number
r5f21346mnfp
Description
Single-chip Mcus Incorporates The R8c Cpu Core
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
r5f21346mnfp#V0
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R8C/34M Group
R01UH0131EJ0100 Rev.1.00
Jun 21, 2011
17.8
• Timer RA stops counting after a reset. Set the values in the timer RA and timer RA prescalers before the count
• Even if the prescaler and timer RA are read out in 16-bit units, these registers are read 1 byte at a time by the
• In pulse width measurement mode and pulse period measurement mode, bits TEDGF and TUNDF in the TRACR
• When changing to pulse period measurement mode from another mode, the contents of bits TEDGF and TUNDF
• The TEDGF bit may be set to 1 by the first timer RA prescaler underflow generated after the count starts.
• When using the pulse period measurement mode, leave two or more periods of the timer RA prescaler
• The TCSTF bit retains 0 (count stops) for 0 to 1 cycle of the count source after setting the TSTART bit to 1 (count
• When the TRAPRE register is continuously written during count operation (TCSTF bit is set to 1), allow three or
• When the TRA register is continuously written during count operation (TCSTF bit is set to 1), allow three or
• Do not set 00h to the TRA register in pulse width measurement mode and pulse period measurement mode.
starts.
MCU. Consequently, the timer value may be updated during the period when these two registers are being read.
register can be set to 0 by writing 0 to these bits by a program. However, these bits remain unchanged if 1 is
written. When using the READ-MODIFY-WRITE instruction for the TRACR register, the TEDGF or TUNDF
bit may be set to 0 although these bits are set to 1 while the instruction is being executed. In this case, write 1 to
the TEDGF or TUNDF bit which is not supposed to be set to 0 with the MOV instruction.
are undefined. Write 0 to bits TEDGF and TUNDF before the count starts.
immediately after the count starts, then set the TEDGF bit to 0.
starts) while the count is stopped.
During this time, do not access registers associated with timer RA
counting at the first valid edge of the count source after the TCSTF bit is set to 1 (during count).
The TCSTF bit remains 1 for 0 to 1 cycle of the count source after setting the TSTART bit to 0 (count stops)
while the count is in progress. Timer RA counting is stopped when the TCSTF bit is set to 0.
During this time, do not access registers associated with timer RA
Note:
more cycles of the count source clock for each write interval.
more cycles of the prescaler underflow for each write interval.
1. Registers associated with timer RA: TRACR, TRAIOC, TRAMR, TRAPRE, and TRA.
Notes on Timer RA
(1)
(1)
other than the TCSTF bit.
other than the TCSTF bit. Timer RA starts
Page 228 of 740
17. Timer RA

Related parts for r5f21346mnfp