r5f21346mnfp Renesas Electronics Corporation., r5f21346mnfp Datasheet - Page 567

no-image

r5f21346mnfp

Manufacturer Part Number
r5f21346mnfp
Description
Single-chip Mcus Incorporates The R8c Cpu Core
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
r5f21346mnfp#V0
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R8C/34M Group
R01UH0131EJ0100 Rev.1.00
Jun 21, 2011
26.2.8
Notes:
1. Rewrite between transfer frames. When writing values other than 000b, write when the SCL signal is “L”.
2. When writing to bits BC0 to BC2, write 0 to the BCWP bit simultaneously using the MOV instruction.
3. After data including the acknowledge bit is transferred, these bits are automatically set to 000b. When a start
4. Do not rewrite when the clock synchronous serial format is used.
5. The setting value is valid in master mode with the I
6. Set to 0 when the I
After Reset
Bit
b0
b1
b2
b3
b4
b5
b6
b7
Address 019Ah
condition is detected, these bits are automatically set to 000b.
format or when the clock synchronous serial format is used.
Symbol
Symbol
BCWP
Bit
WAIT
MLS
BC0
BC1
BC2
IIC bus Mode Register (ICMR)
MLS
b7
0
Bit counters 2 to 0
BC write protect bit
Nothing is assigned. If necessary, set to 0. When read, the content is 1.
Reserved bit
Wait insertion bit
MSB-first/LSB-first
select bit
2
C bus format is used.
WAIT
Bit Name
b6
0
(5)
b5
0
I
(Read: Number of remaining transfer bits;
b2 b1 b0
Clock synchronous serial format
(Read: Number of remaining transfer bits;
b2 b1 b0
When rewriting bits BC0 to BC2, write 0 simultaneously
When read, the content is 1.
Set to 0.
0: No wait states
1: Wait state
0: Data transfer with MSB-first
1: Data transfer with LSB-first
2
Write: Number of next transfer data bits)
0 0 0: 9 bits
0 0 1: 2 bits
0 1 0: 3 bits
0 1 1: 4 bits
1 0 0: 5 bits
1 0 1: 6 bits
1 1 0: 7 bits
1 1 1: 8 bits
Write: Always 000b).
0 0 0: 8 bits
0 0 1: 1 bit
0 1 0: 2 bits
0 1 1: 3 bits
1 0 0: 4 bits
1 0 1: 5 bits
1 1 0: 6 bits
1 1 1: 7 bits
C bus format
(Data and the acknowledge bit are transferred consecutively)
(After the clock of the last data bit falls, a “L” period is
extended for two transfer clocks)
b4
1
2
(3)
BCWP
C bus format. It is invalid in slave mode with the I
b3
1
BC2
b2
0
Function
(6)
BC1
b1
0
(1, 2)
.
BC0
b0
0
26. I
(2, 4)
Page 535 of 740
2
C bus Interface
.
2
C bus
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W

Related parts for r5f21346mnfp