TMPM382FSFG Toshiba, TMPM382FSFG Datasheet - Page 565

no-image

TMPM382FSFG

Manufacturer Part Number
TMPM382FSFG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM382FSFG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
64K
Rom Type
Flash
Ram (kbytes)
8K
Number Of Pins
64
Package
QFP(14x14)
Vcc
5V
Cpu Mhz
40
Ssp (ch) Spi
1
I2c/sio (ch)
1
Uart/sio (ch)
3
Usb
-
Can
-
Ethernet
-
External Bus Interface
N
Cs/wait Controller (ch)
-
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
-
12-bit Ad Converter
10
16-bit Timer / Counter
6
Motor / Igbt Control
Y
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
Y
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
Y
Hardware Cec Controller
-
Comparators
-
Low-voltage Detector
Y
Etm Hardware Trace
2-bit
23 Flash Memory Operation
23.2.1
Either the Single Chip or Single Boot operation mode can be selected by externally setting the level
of the BOOT (PL0) pin while the device is in reset status.
After the level is set, the CPU starts operation in the selected operation mode when the reset
condition is removed. Regarding the BOOT (PL0) pin, be sure not to change the levels during
operation once the mode is selected.
The mode setting method and the mode transition diagram are shown below:
(Note 1) Regarding power-on reset of devices with internal flash memory;
(Note 2) While flash auto programming or deletion is in progress, at least 0.5 microseconds
Single chip mode
Single boot mode
Reset Operation
To reset the device, ensure that the power supply voltage is within the operating voltage range,
that the internal oscillator has been stabilized, and that the
minimum duration of 12 system clocks (0.3μs with 40MHz operation; the "1/1" clock gear mode
is applied after reset).
Single chip mode
Normal mode
for devices with internal flash memory, it is necessary to apply "0" to the RESET
inputs upon power on for a minimum duration of 300 microseconds regardless of
the operating frequency.
of reset period is required regardless of the system clock frequency.
condition, it takes approx. 2 ms to enable reading after reset.
User to set the
switch method
Operation mode
Table 23-2 Operation Mode Setting
Fig 23-2 Mode Transition Diagram
TMPM380/M382 - 4 / 54 -
boot mode
User
Onboard
programming mode
boot mode
Single
RESET
0 → 1
0 → 1
Pin
RESET
Reset state
BOOT (PL0)
input is held at "0" for a
1
0
TMPM380/M382
In this

Related parts for TMPM382FSFG