TMPM382FSFG Toshiba, TMPM382FSFG Datasheet - Page 573

no-image

TMPM382FSFG

Manufacturer Part Number
TMPM382FSFG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM382FSFG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
64K
Rom Type
Flash
Ram (kbytes)
8K
Number Of Pins
64
Package
QFP(14x14)
Vcc
5V
Cpu Mhz
40
Ssp (ch) Spi
1
I2c/sio (ch)
1
Uart/sio (ch)
3
Usb
-
Can
-
Ethernet
-
External Bus Interface
N
Cs/wait Controller (ch)
-
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
-
12-bit Ad Converter
10
16-bit Timer / Counter
6
Motor / Igbt Control
Y
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
Y
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
Y
Hardware Cec Controller
-
Comparators
-
Low-voltage Detector
Y
Etm Hardware Trace
2-bit
23 Flash Memory Operation
TMPM380/M382
23.2.3 Single Boot Mode
In Single Boot mode, the flash memory can be re-programmed by using a program contained in
the TMPM380/382 on-chip boot ROM. This boot ROM is a masked ROM. When Single Boot
mode is selected upon reset, the boot ROM is mapped to the address region including the
interrupt vector table while the flash memory is mapped to an address region different from it.
Single Boot mode allows for serial programming of the flash memory. Channel 0 of the SIO
(SIO0) of the TMPM380/382 is connected to an external host controller. Via this serial link, a
programming routine is downloaded from the host controller to the TMPM380/382 on-chip RAM.
Then, the flash memory is re-programmed by executing the programming routine. The host
sends out both commands and programming data to re-program the flash memory.
Communications between the SIO0 and the host must follow the protocol described later. To
secure the contents of the flash memory, the validity of the application’s password is checked
before a programming routine is downloaded into the on-chip RAM. If password matching fails,
the transfer of a programming routine itself is aborted.
As in the case of User Boot mode, all interrupts including the non-maskable interrupt (NMI) must
be disabled in Single Boot mode while the flash memory is being erased or programmed. In
Single Boot mode, the boot-ROM programs are executed in Normal mode.
Once re-programming is complete, it is recommended to protect relevant flash blocks from
accidental corruption during subsequent Single-Chip (Normal mode) operations.
TMPM380/M382 - 12 / 54 -

Related parts for TMPM382FSFG