MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 1101

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
A.2.13
In order to commence the execution of the compressed code, the DECRAM and the class information (in
the DCCR registers) must be programmed. The data to be programmed is supplied by the compressor tool
and the vocabulary generator. There are two initialization scenarios:
Freescale Semiconductor
1. Wake up in decompression off mode — If the chip wakes up with decompression disabled, the
2. Wake up in decompression on mode — If the chip wakes up in decompression on mode, it has to
— The ICDU:
initialization routine can be executed at any time before entering decompression on mode. After
the compression environment is initialized, the operational mode would be changed to
decompression on.
process compressed instructions without the vocabularies and class parameters. Thus, all
instructions executed until the end of the initialization routine should be compressed in the global
bypass format. DECRAM loading is an essential part of this intialization routine. After DECRAM
loading, efficient compressed code may be used.
Compressed
Instructions
Memory
– Converts the COF address to a word-aligned physical address to access the memory
– Fetches the compressed instruction code from the memory, decompresses it and delivers
Compression Environment Initialization
non-compressed instruction code, together with the bit-aligned next instruction address, to
the RCPU.
COF Word Aligned
Physical Address
Compressed
Instruction
Code
Figure A-12. Code Decompression Process
MPC561/MPC563 Reference Manual, Rev. 1.2
Classes (DCCR)
De
Registers
Vocabulary
compressor
ICDU
Compressed Space
“Next Instruction”
Bit-Aligned COF
Noncompressed
Instruction Code
Address
Address
MPC562/MPC564 Compression Features
Embedded
MPC500
CPU
A-13

Related parts for MPC564MZP66