MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 579

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Therefore, conversion time requires a minimum of 14 QCLK clocks (seven µs with a 2.0-MHz QCLK). If
the maximum final sample time period of 8 QCLKs is selected, the total conversion time is 20 QCLKs (10
µs with a 2.0-MHz QCLK)
Figure 14-21
14.3.12 Channel Decode and Multiplexer
The internal multiplexer selects one of the 16 analog input signals for conversion. The selected input is
connected to the sample buffer amplifier. The multiplexer also includes positive and negative stress
protection circuitry, which prevents deselected channels from affecting the selected channel when current
is injected into the deselected channels. Refer to
current levels.
14.3.13 Sample Buffer Amplifier
The sample buffer is used to raise the effective input impedance of the A/D converter, so that external
components (higher bandwidth or higher impedance) are less critical to accuracy. The input voltage is
buffered onto the sample capacitor to reduce crosstalk between channels.
14.3.14 Digital to Analog Converter (DAC) Array
The digital to analog converter (DAC) array consists of binary-weighted capacitors and a resistor-divider
chain. The reference voltages, V
DAC also converts the following three internal channels:
The DAC array serves to provide a mechanism for the successive approximation A/D conversion.
Freescale Semiconductor
QCLK
V
V
(V
RH
RL
RH
— Reference voltage low
— Reference voltage high
– V
illustrates the timing for conversions.
RL
)/2 — Reference voltage
RH
“Buffer”
2 cycles
Sample
MPC561/MPC563 Reference Manual, Rev. 1.2
Time
Sample Time
and V
Figure 14-21. Conversion Timing
RL
“Final” Sample
N cycles:
(2 or 8)
, are used by the DAC to perform ratiometric conversions. The
Time
Appendix F, “Electrical
Successive Approximation Resolution
Sequence
Resolution (“Conv”)
10 cycles
Time
Characteristics,” for specific
QADC64E Enhanced Mode Operation
14-37

Related parts for MPC564MZP66