MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 678

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Queued Serial Multi-Channel Module
15.8.2.1
15-60
SRESET
Bits
0:3
4
5
6
7
8
9
Field
Addr
QSCI1 Control Register (QSCI1CR)
MSB
QTPNT
QBHFI
QTHEI
QBHEI
QTHFI
Name
0
QTE
QTPNT
1
Queue transmit pointer. QTPNT is a 4-bit counter used to indicate the next data frame within the
transmit queue to be loaded into the SC1DR. This feature allows for ease of testability. This field
is writable in test mode only; otherwise it is read-only.
Receiver queue top-half full interrupt. When set, QTHFI enables an SCI1 interrupt whenever the
QTHF flag in QSCI1SR is set. The interrupt is blocked by negating QTHFI. This bit refers to the
queue locations SCRQ[0:7].
0 QTHF interrupt inhibited
1 Queue top-half full (QTHF) interrupt enabled
Receiver queue bottom-half full interrupt. When set, QBHFI enables an SCI1 interrupt whenever
the QBHF flag in QSCI1SR is set. The interrupt is blocked by negating QBHFI. This bit refers to
the queue locations SCRQ[8:15].
0 QBHF interrupt inhibited
1 Queue bottom-half full (QBHF) interrupt enabled
Transmitter queue top-half empty interrupt. When set, QTHEI enables an SCI1 interrupt
whenever the QTHE flag in QSCI1SR is set. The interrupt is blocked by negating QTHEI. This bit
refers to the queue locations SCTQ[0:7].
0 QTHE interrupt inhibited
1 Queue top-half empty (QTHE) interrupt enabled
Transmitter queue bottom-half empty interrupt. When set, QBHEI enables an SCI1 interrupt
whenever the QBHE flag in QSCI1SR is set. The interrupt is blocked by negating QBHEI. This
bit refers to the queue locations SCTQ[8:15].
0 QBHE interrupt inhibited
1 Queue bottom-half empty (QBHE) interrupt enabled
Reserved
Queue transmit enable. When set, the transmit queue is enabled and the TDRE bit should be
ignored by software. The TC bit is redefined to indicate when the entire queue is finished
transmitting. When clear, the SCI1 functions as described in the previous sections and the bits
related to the queue (Section 5.5 and its subsections) should be ignored by software with the
exception of QTE.
0 Transmit queue is disabled
1 Transmit queue is enabled
2
Figure 15-31. QSCI1 Control Register (QSCI1CR)
3
QTHFI QBHFI QTHEI QBHEI
MPC561/MPC563 Reference Manual, Rev. 1.2
Table 15-32. QSCI1CR Bit Descriptions
4
5
0000_0000_0000_0000
6
0x30 5028
7
Description
8
QTE
9
QRE QTWE
10
11
Freescale Semiconductor
12
13
QTSZ
14
LSB
15

Related parts for MPC564MZP66