MPC564MZP66 Freescale Semiconductor, MPC564MZP66 Datasheet - Page 969

no-image

MPC564MZP66

Manufacturer Part Number
MPC564MZP66
Description
IC MCU 512K FLASH 66MHZ 388-BGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564MZP66

Core Processor
PowerPC
Core Size
32-Bit
Speed
66MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
388-BGA
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MPC564MZP66
Manufacturer:
FREESCALE
Quantity:
2 000
Part Number:
MPC564MZP66R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Chapter 24
READI Module
The READI module provides real-time development capabilities for RCPU-based MCUs in compliance
with the Nexus IEEE-ISTO 5001-1999. This module provides development support capabilities for MCUs
in single chip mode, without requiring address and data signals for internal visibility. The development
features supported are program trace, data trace, watchpoint trace, ownership trace, run-time access to the
MCU’s internal memory map, and access to RCPU internal registers during halt, via the auxiliary port.
The auxiliary port, along with RCPU development features (such as background debug mode and
watchpoints) supports all software and hardware development in single chip mode. The auxiliary port,
along with (on-chip) calibration RAM, allows calibration variable acquisition and calibration constant
tuning in single chip mode, for automotive powertrain development systems.
24.1
The READI module is compliant with Class 3 of the IEEE-ISTO 5001-1999. The following features are
implemented:
Freescale Semiconductor
Program trace via branch trace messaging (BTM). Branch trace messaging displays program flow
discontinuities (direct and indirect branches, exceptions etc.), allowing the development tool to
interpolate what transpires between the discontinuities. Thus static code may be traced.
Data trace via data write messaging (DWM) and data read messaging (DRM). This provides the
capability for the development tool to trace reads and/or writes to (selected) internal memory
resources. Data trace also allows for calibration variable acquisition in automotive powertrain
development systems.
— Two data trace windows with programmable address range and access attributes. Data trace
Ownership trace via ownership trace messaging (OTM). OTM facilitates ownership trace by
providing visibility of which process ID or operating system task is activated. An ownership trace
message is transmitted to indicate when a new process/task is activated, allowing development
tools to trace process/task flow.
Features Summary
windowing reduces the requirements on the auxiliary port bandwidth by constraining the
number of trace locations.
In this section the bit numbering in the register definitions of tool mapped
registers follows the Nexus IEEE-ISTO 5001 - 1999 bit numbering
convention of MSB = bit 31 and LSB = bit 0, unlike the MPC500 standard
(MSB = bit 0 and LSB = bit 31). The bit description tables list the bit
numbering and Nexus bit numbering.
MPC561/MPC563 Reference Manual, Rev. 1.2
NOTE
24-1

Related parts for MPC564MZP66