SAM9G10 Atmel Corporation, SAM9G10 Datasheet - Page 493

no-image

SAM9G10

Manufacturer Part Number
SAM9G10
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM9G10

Flash (kbytes)
0 Kbytes
Pin Count
217
Max. Operating Frequency
266 MHz
Cpu
ARM926
Hardware Qtouch Acquisition
No
Max I/o Pins
96
Ext Interrupts
96
Usb Transceiver
3
Usb Speed
Full Speed
Usb Interface
Host, Device
Spi
2
Twi (i2c)
1
Uart
4
Ssc
3
Sd / Emmc
1
Graphic Lcd
Yes
Video Decoder
No
Camera Interface
No
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
1.08 to 1.32
Fpu
No
Mpu / Mmu
No/Yes
Timers
3
Output Compare Channels
3
Input Capture Channels
3
32khz Rtc
Yes
Calibrated Rc Oscillator
No
11053B–ATARM–22-Sep-11
11053B–ATARM–22-Sep-11
Multi-buffer Transfer with Source Address Auto-reloaded and Linked List Destination Address (Row 6)
Figure 31-10. DMAC Transfer Flow for Source and Destination Address Auto-reloaded
1. Read the Channel Enable register to choose a free (disabled) channel.
2. Set up the chain of linked list items (otherwise known as buffer descriptors) in memory.
Write the control information in the LLI.DMAC_CTRLAx and DMAC_CTRLBx registers
location of the buffer descriptor for each LLI in memory for channel x. For example, in
the register you can program the following:
a. Set up the transfer type (memory or non-memory peripheral for source and desti-
b. Set up the transfer characteristics, such as:
– i. Transfer width for the source in the SRC_WIDTH field.
– ii. Transfer width for the destination in the DST_WIDTH field.
– iii. Source AHB master interface layer in the SIF field where source resides.
– iv. Destination AHB master interface layer in the DIF field where destination resides.
– v. Incrementing/decrementing or fixed address for source in SRC_INCR field.
– vi. Incrementing/decrementing or fixed address for destination DST_INCR field.
HDMA Transfer Complete
Interrupt generated here
nation) and flow control peripheral by programming the FC of the DMAC_CTRLBx
register.
Channel Disabled by
hardware
Buffer Complete interrupt
generated here
yes
Stall until STALLED is cleared
DADDRx, CTRLAx, CTRLBx
by writing to KEEPON field
Replay mode for SADDRx,
HDMA State Machine table?
Channel Enabled by
Is HDMA in Row1 of
EBCIMR[x]=1?
Buffer Transfer
software
yes
no
SAM9G35
SAM9G35
no
493
493

Related parts for SAM9G10