MK30DN512ZVLK10 Freescale Semiconductor, MK30DN512ZVLK10 Datasheet - Page 409

no-image

MK30DN512ZVLK10

Manufacturer Part Number
MK30DN512ZVLK10
Description
ARM Microcontrollers - MCU KINETIS 512K SLCD
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MK30DN512ZVLK10

Core
ARM Cortex M4
Processor Series
K30
Data Bus Width
32 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
128 KB
On-chip Adc
Yes
Operating Supply Voltage
1.71 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-80
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK30DN512ZVLK10
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Freescale Semiconductor, Inc.
4000_907E
4000_907E
4000_908C
4000_909C
4000_909E
4000_909E
4000_90A0
4000_90A4
4000_9080
4000_9084
4000_9086
4000_9088
4000_9088
4000_9088
4000_9090
4000_9094
4000_9096
4000_9096
4000_9098
Absolute
address
(hex)
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Enabled)
(DMA_TCD3_BITER_ELINKYES)
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Disabled)
(DMA_TCD3_BITER_ELINKNO)
TCD Source Address (DMA_TCD4_SADDR)
TCD Signed Source Address Offset (DMA_TCD4_SOFF)
TCD Transfer Attributes (DMA_TCD4_ATTR)
TCD Minor Byte Count (Minor Loop Disabled)
(DMA_TCD4_NBYTES_MLNO)
TCD Signed Minor Loop Offset (Minor Loop Enabled and
Offset Disabled) (DMA_TCD4_NBYTES_MLOFFNO)
TCD Signed Minor Loop Offset (Minor Loop and Offset
Enabled) (DMA_TCD4_NBYTES_MLOFFYES)
TCD Last Source Address Adjustment
(DMA_TCD4_SLAST)
TCD Destination Address (DMA_TCD4_DADDR)
TCD Signed Destination Address Offset
(DMA_TCD4_DOFF)
TCD Current Minor Loop Link, Major Loop Count (Channel
Linking Enabled) (DMA_TCD4_CITER_ELINKYES)
DMA_TCD4_CITER_ELINKNO
TCD Last Destination Address Adjustment/Scatter Gather
Address (DMA_TCD4_DLASTSGA)
TCD Control and Status (DMA_TCD4_CSR)
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Enabled)
(DMA_TCD4_BITER_ELINKYES)
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Disabled)
(DMA_TCD4_BITER_ELINKNO)
TCD Source Address (DMA_TCD5_SADDR)
TCD Signed Source Address Offset (DMA_TCD5_SOFF)
K30 Sub-Family Reference Manual, Rev. 6, Nov 2011
Register name
DMA memory map (continued)
Table continues on the next page...
Chapter 21 Direct Memory Access Controller (eDMA)
(in bits)
Width
16
16
32
16
16
32
32
32
32
32
16
16
16
32
16
16
16
32
16
Access
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset value
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Undefined
Section/
21.3.30/
21.3.31/
21.3.17/
21.3.18/
21.3.19/
21.3.20/
21.3.21/
21.3.22/
21.3.23/
21.3.24/
21.3.25/
21.3.26/
21.3.27/
21.3.28/
21.3.29/
21.3.30/
21.3.31/
21.3.17/
21.3.18/
page
452
453
441
442
442
443
444
445
446
446
447
447
448
449
450
452
453
441
442
409

Related parts for MK30DN512ZVLK10