MK30DN512ZVLK10 Freescale Semiconductor, MK30DN512ZVLK10 Datasheet - Page 779

no-image

MK30DN512ZVLK10

Manufacturer Part Number
MK30DN512ZVLK10
Description
ARM Microcontrollers - MCU KINETIS 512K SLCD
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MK30DN512ZVLK10

Core
ARM Cortex M4
Processor Series
K30
Data Bus Width
32 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
128 KB
On-chip Adc
Yes
Operating Supply Voltage
1.71 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-80
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK30DN512ZVLK10
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The delay in CHnDLYm register can be optionally bypassed, if CHnC1[TOS[m]] is
cleared. In this case, when the trigger input event occurs, the pre-trigger m is asserted
after two peripheral clock cycles.
The PDB can be configured in back-to-back (B2B) operation. B2B operation enables the
ADC conversions complete to trigger the next PDB channel pre-trigger and trigger
outputs, so that the ADC conversions can be triggered on next set of configuration and
results registers. When B2B is enabled by setting CHnC1[BB[m]], the delay m is ignored
and the pre-trigger m is asserted two peripheral cycles after the acknowledgment m is
received. The acknowledgment connections in this MCU is described in
Acknowledgement
When an ADC conversion, which is triggered by one of the pre-triggers from PDB
channel n, is in progress and ADCnSC1[COCO] is not set, a new trigger from PDB
channel n pre-trigger m cannot be accepted by ADCn. Therefore every time when one
PDB channel n pre-trigger and trigger output starts an ADC conversion, an internal lock
associated with the corresponding pre-trigger is activated. The lock becomes inactive
when the corresponding ADCnSC1[COCO] is set, or the corresponding PDB pre-trigger
is disabled, or the PDB is disabled. The channel n trigger output is suppressed when any
of the locks of the pre-triggers in channel n is active. If a new pre-trigger m asserts when
there is active lock in the PDB channel n, a register flag bit, CHnS[ERR[m]], associated
with the pre-trigger m is set. If SC[PDBEIE] is set, the sequence error interrupt is
generated. Sequence error is typically happened because the delay m is set too short and
the pre-trigger m asserts before the previous triggered ADC conversion is completed.
When the PDB counter reaches the value set in IDLY register, the SC[PDBIF] flag is set.
A PDB interrupt can be generated if SC[PDBIE] is set and SC[DMAEN] is cleared. If
SC[DMAEN] is set, PDB requests a DMA transfer when SC[PDBIF] is set.
The modulus value in MOD register, is used to reset the counter back to zero at the end
of the count. If SC[CONT] bit is set, the counter will then resume a new count.
Otherwise, the counter operation will cease until the next trigger input event occurs.
Freescale Semiconductor, Inc.
Trigger input event
Ch n pre-trigger 0
Ch n pre-trigger 1
Ch n pre-trigger M
Ch n trigger
... ... ... ...
Connections.
Figure 35-52. Pre-trigger and Trigger Outputs
K30 Sub-Family Reference Manual, Rev. 6, Nov 2011
Chapter 35 Programmable Delay Block (PDB)
Back-to-back
779

Related parts for MK30DN512ZVLK10