ATXMEGA256A3B-MH Atmel, ATXMEGA256A3B-MH Datasheet - Page 91

MCU AVR 256KB FLASH A3B 64-QFN

ATXMEGA256A3B-MH

Manufacturer Part Number
ATXMEGA256A3B-MH
Description
MCU AVR 256KB FLASH A3B 64-QFN
Manufacturer
Atmel
Series
AVR® XMEGAr
Datasheets

Specifications of ATXMEGA256A3B-MH

Core Processor
AVR
Core Size
8/16-Bit
Speed
32MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
49
Program Memory Size
256KB (128K x 16)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
1.6 V ~ 3.6 V
Data Converters
A/D 16x12b; D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-MLF®, 64-QFN
Processor Series
ATXMEGA256x
Core
AVR8
Data Bus Width
8 bit, 16 bit
Data Ram Size
16 KB
Interface Type
I2C, SPI, USART
Maximum Clock Frequency
32 MHz
Number Of Programmable I/os
49
Number Of Timers
7
Operating Supply Voltage
1.6 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWAVR, EWAVR-BL
Development Tools By Supplier
ATAVRDRAGON, ATAVRISP2, ATAVRONEKIT
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 8 Channel
On-chip Dac
12 bit, 2 Channel
For Use With
ATAVRONEKIT - KIT AVR/AVR32 DEBUGGER/PROGRMMRATSTK600 - DEV KIT FOR AVR/AVR32770-1007 - ISP 4PORT ATMEL AVR MCU SPI/JTAG770-1004 - ISP 4PORT FOR ATMEL AVR MCU SPI
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
ATXMEGA256A3B-MU
ATXMEGA256A3B-MU

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATXMEGA256A3B-MH
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
7.10.7
8077H–AVR–12/09
DFLLCTRL - DFLL Control Register
Table 7-7.
Notes:
• Bit 5 - Reserved
This bit is reserved and will always be read as zero. For compatibility with future devices, always
write this bit to zero when this register is written.
• Bit 4:0 - PLLFAC[4:0]: Multiplication Factor
The PLLFAC bits set the multiplication factor for the PLL. The multiplication factor can be in the
range from 1x to 31x. The output frequency from the PLL should not exceed 200 MHz. The PLL
must have a minimum output frequency of 10 MHz.
• Bit 7:2 - Reserved
These bits are reserved and will always be read as zero. For compatibility with future devices,
always write these bits to zero when this register is written.
• Bit 1 - RC32MCREF: 32 MHz Calibration Reference
This bit is used to select the calibration source for the 32 MHz DFLL. By default this bit is zero
and the 32.768 kHz internal RC oscillator is selected. If this bit is set to one the 32.768 kHz Crys-
tal Oscillator connected to TOSC selected as reference. The XOSCEN bit in the CTRL register
must be set to enable the external oscillator, and the XOSCLSEL bits in the XOSCCTRL register
must be set to 32.768 kHz TOSC when this clock source is selected as the the 32 MHz DFLL
reference.
• Bit 0 - RC2MCREF: 2 MHz Calibration Reference
This bit is used to select the calibration source for the 2 MHz DFLL. By default this bit is zero and
the 32.768 kHz internal RC oscillator is selected. If this bit is set to one the 32.768 kHz Crystal
Oscillator on TOSC is selected as reference. The XOSCEN bit in the CTRL register must be set
to enable the external oscillator, and the XOSCLSEL bits in the XOSCCTRL register must be set
to 32.768 kHz TOSC when this clock source is selected as the the 2 MHz DFLL reference.
Bit
+0x06
Read/Write
Initial Value
CLKSRC[1:0]
1. 32 kHz TOSC cannot be selected as source for the PLL. An external clock must be minimum
0.4 MHz to be used as source clock.
00
01
10
11
R
7
0
PLL Clock Source
R
6
0
Group Configuration
R
5
0
RC32M
RC2M
XOSC
-
4
R
0
R
3
0
PLL input source
2 MHz Internal RC Oscillator
Reserved
32 MHz Internal RC Oscillator
External Clock Source
R
2
0
R32MCREF
R/W
1
0
(1)
RC2MCREF
XMEGA A
R/W
0
0
DFLLCTRL
91

Related parts for ATXMEGA256A3B-MH