D12674RVFQ33D Renesas Electronics America, D12674RVFQ33D Datasheet - Page 556

MCU 3V 0K I-TEMP 144-QFP

D12674RVFQ33D

Manufacturer Part Number
D12674RVFQ33D
Description
MCU 3V 0K I-TEMP 144-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2600r
Datasheet

Specifications of D12674RVFQ33D

Core Processor
H8S/2600
Core Size
16-Bit
Speed
33MHz
Connectivity
IrDA, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
103
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 4x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Other names
HD6412674RVFQ33D
HD6412674RVFQ33D

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
D12674RVFQ33DV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 10 I/O Ports
10.14.1 Port F Data Direction Register (PFDDR)
The individual bits of PFDDR specify input or output for the pins of port F.
PFDDR cannot be read; if it is, an undefined value will be read.
Rev. 3.00 Mar 17, 2006 page 504 of 926
REJ09B0283-0300
Bit
7
6
5
4
3
2
1
0
Bit Name
PF7DDR
PF6DDR
PF5DDR
PF4DDR
PF3DDR
PF2DDR
PF1DDR
PF0DDR
Initial Value
1/0 *
0
0
0
0
0
0
0
1
R/W
W
W
W
W
W
W
W
W
Description
Pin PF7 functions as the
corresponding PFDDR bit is set to 1, and as an
input port when the bit is cleared to 0.
Pin PF6 functions as the AS output pin when ASOE
is set to 1. When ASOE is cleared to 0, pin PF6 is
an I/O port and its function can be switched with
PF6DDR.
Pins PF5 and PF4 are automatically designated as
bus control outputs (RD and HWR).
Pin PF3 functions as the LWR output pin when
LWROE is set to 1. When LWROE is cleared to 0,
pin PF3 is an I/O port and its function can be
switched with PF3DDR.
Pins PF2 and PF1 are designated as I/O ports and
their function can be switched with PFDDR.
Pins PF0 functions as bus control input/output pin
(LCAS, UCAS, and WAIT) when the appropriate bus
controller settings are made. Otherwise, these pins
are output ports when the corresponding PFDDR bit
is set to 1, and input ports when the bit is cleared to
0.
Pin PF7 to PF3 function in the same way as in
modes 1, 2, 4, 5, and 6.
Pins PF2 to PF0 function as bus control input/output
pins (LCAS, UCAS, and WAIT) when the
appropriate PFCR2 settings are made. Otherwise,
these pins are I/O ports, and their functions can be
switched with PFDDR.
Modes 1, 2, 4, 5, and 6
Modes 3 *
2
and 7 (when EXPE = 1)
output pin when the

Related parts for D12674RVFQ33D