NH82801HBM S LB9A Intel, NH82801HBM S LB9A Datasheet - Page 257

no-image

NH82801HBM S LB9A

Manufacturer Part Number
NH82801HBM S LB9A
Description
CONTROLLER HUB, ICH8M, I/O, 82801HBM
Manufacturer
Intel
Datasheet

Specifications of NH82801HBM S LB9A

Power Dissipation Pd
2.4W
Digital Ic Case Style
BGA
No. Of Pins
676
Pci Bus Type
I/O Controller Hub
Pci Express Base Spec
PCIe 1.1
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Register and Memory Mapping
6.2
6.3
6.3.1
Intel
®
ICH8 Family Datasheet
PCI Configuration Map
Each PCI function on the ICH8 has a set of PCI configuration registers. The register
address map tables for these register sets are included at the beginning of the chapter
for the particular function.
Configuration Space registers are accessed through configuration cycles on the PCI bus
by the Host bridge using configuration mechanism #1 detailed in the PCI Local Bus
Specification, Revision 2.3.
Some of the PCI registers contain reserved bits. Software must deal correctly with
fields that are reserved. On reads, software must use appropriate masks to extract the
defined bits and not rely on reserved bits being any particular value. On writes,
software must ensure that the values of reserved bit positions are preserved. That is,
the values of reserved bit positions must first be read, merged with the new values for
other bit positions and then written back. Note the software does not need to perform
read, merge, write operation for the configuration address register.
In addition to reserved bits within a register, the configuration space contains reserved
locations. Software should not write to reserved PCI configuration locations in the
device-specific region (above address offset 3Fh).
I/O Map
The I/O map is divided into Fixed and Variable address ranges. Fixed ranges cannot be
moved, but in some cases can be disabled. Variable ranges can be moved and can also
be disabled.
Fixed I/O Address Ranges
Table 100
that for each I/O range, there may be separate behavior for reads and writes. DMI
(Direct Media Interface) cycles that go to target ranges that are marked as “Reserved”
will not be decoded by the ICH8, and will be passed to PCI unless the Subtractive
Decode Policy bit is set (D31:F0:Offset 42h, bit 0). If a PCI master targets one of the
fixed I/O target ranges, it will be positively decoded by the ICH8 in medium speed.
Refer to
not listed or marked “Reserved” are not decoded by the ICH8 (unless assigned to one
of the variable ranges).
Table 100
shows the Fixed I/O decode ranges from the processor perspective. Note
for a complete list of all fixed I/O registers. Address ranges that are
257

Related parts for NH82801HBM S LB9A