MOD5234-100IR NetBurner Inc, MOD5234-100IR Datasheet - Page 197

MOD5234 10/100 ETHERNET MODULE

MOD5234-100IR

Manufacturer Part Number
MOD5234-100IR
Description
MOD5234 10/100 ETHERNET MODULE
Manufacturer
NetBurner Inc
Type
Controllers & Processorsr

Specifications of MOD5234-100IR

Interface
I²C, SPI, UART
Voltage - Supply
2.5V
Mounting Type
Surface Mount
Package / Case
Module
Product
Modules
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Format
-
Baud Rates
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
Q4483564
9.4.2
The chip mode is selected during reset and reflected in the MODE field of the reset configuration
register (RCON). See
MCF5235, there is only one valid chip mode setting.
During reset, certain module configurations depend on whether emulation mode is active as
determined by the state of the internal emulation signal.
Freescale Semiconductor
1
2
3
4
5
Modifying the default configurations is possible only if the external RCON pin is asserted.
The D[31:26, 23:22, 18:17, 15:0] pins do not affect reset configuration.
The external reset override circuitry drives the data bus pins with the override values while RSTOUT is asserted. It
must stop driving the data bus pins within one CLKOUT cycle after RSTOUT is negated. To prevent contention with
the external reset override circuitry, the reset override pins are forced to inputs during reset and do not become
outputs until at least one CLKOUT cycle after RSTOUT is negated. RCON must also be negated within one cycle
after RSTOUT is negated.
Default configuration
There is no default configuration for clock mode selection. The actual values for the CLKMOD pins must always be
driven during reset. Once out of reset, the CLKMOD pins have no effect on the clock mode selection.
A[23:21]/CS[6:4]
Pin(s) Affected
Chip Mode Selection
Clock mode
Table 9-8. Configuration During Reset
Table 9-9. Chip Configuration Mode Selection
Section 9.3.3.2, “Reset Configuration Register (RCON).”
RCON[9:8] = 00
Configuration
Chip Configuration
No default
Default
MCF5235 Reference Manual, Rev. 2
Master mode
Reserved
Mode
5
CLKMOD1, CLKMOD0
Override Pins
in Reset
D[25:24]
D16 driven high
RCON[MODE]
D16 driven low
00
01
10
11
00
10
01
11
2,3
1
(Continued)
External clock mode (PLL disabled)
Normal PLL mode with external
Chip Select Configuration
Normal PLL mode w/crystal
PADDR[7:5] = A[23:21]
PADDR[6:5] = A[22:21]
PADDR[7:6] = CS[6:5]
PADDR[7:5] = CS[6:4]
PADDR[5] = A[21]
PADDR[7] = CS6
clock reference
1:1 PLL mode
Clock Mode
Function
reference
Functional Description
4
For the
9-9

Related parts for MOD5234-100IR