MOD5234-100IR NetBurner Inc, MOD5234-100IR Datasheet - Page 265

MOD5234 10/100 ETHERNET MODULE

MOD5234-100IR

Manufacturer Part Number
MOD5234-100IR
Description
MOD5234 10/100 ETHERNET MODULE
Manufacturer
NetBurner Inc
Type
Controllers & Processorsr

Specifications of MOD5234-100IR

Interface
I²C, SPI, UART
Voltage - Supply
2.5V
Mounting Type
Surface Mount
Package / Case
Module
Product
Modules
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Format
-
Baud Rates
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
Q4483564
Chapter 13
Interrupt Controller Modules
13.1
This section details the functionality for the MCF5235 interrupt controllers (INTC0, INTC1). The
general features of the MCF5235 interrupt controller block include:
The 103 fully-programmable and seven fixed-level interrupt sources for the two interrupt
controllers on the MCF5235 handle the complete set of interrupt sources from all of the modules
on the device. This section describes how the interrupt sources are mapped to the interrupt
controller logic and how interrupts are serviced.
13.1.1 68K/ColdFire Interrupt Architecture Overview
Before continuing with the specifics of the MCF5235 interrupt controllers, a brief review of the
interrupt architecture of the 68K/ColdFire family is appropriate.
The interrupt architecture of ColdFire is exactly the same as the M68000 family, where there is a
3-bit encoded interrupt priority level sent from the interrupt controller to the core, providing 7
levels of interrupt requests. Level 7 represents the highest priority interrupt level, while level 1 is
the lowest priority. The processor samples for active interrupt requests once per instruction by
comparing the encoded priority level against a 3-bit interrupt mask value (I) contained in bits 10:8
of the machine’s status register (SR). If the priority level is greater than the SR[I] field at the
sample point, the processor suspends normal instruction execution and initiates interrupt exception
processing. Level 7 interrupts are treated as non-maskable and edge-sensitive within the processor,
while levels 1-6 are treated as level-sensitive and may be masked depending on the value of the
SR[I] field. For correct operation, the ColdFire requires that, once asserted, the interrupt source
remain asserted until explicitly disabled by the interrupt service routine.
Freescale Semiconductor
• 110 interrupt sources, organized as:
• Each of the 110 sources has a unique interrupt control register (ICRnx) to define the
• Unique vector number for each interrupt source
• Ability to mask any individual interrupt source, plus global mask-all capability
• Supports both hardware and software interrupt acknowledge cycles
• “Wake-up” signal from low-power stop modes
— 103 fully-programmable interrupt sources
— 7 fixed-level interrupt sources
software-assigned levels and priorities within the level
Introduction
MCF5235 Reference Manual, Rev. 2
13-1

Related parts for MOD5234-100IR