MOD5234-100IR NetBurner Inc, MOD5234-100IR Datasheet - Page 496

MOD5234 10/100 ETHERNET MODULE

MOD5234-100IR

Manufacturer Part Number
MOD5234-100IR
Description
MOD5234 10/100 ETHERNET MODULE
Manufacturer
NetBurner Inc
Type
Controllers & Processorsr

Specifications of MOD5234-100IR

Interface
I²C, SPI, UART
Voltage - Supply
2.5V
Mounting Type
Surface Mount
Package / Case
Module
Product
Modules
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Format
-
Baud Rates
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
Q4483564
Programmable Interrupt Timer Modules (PIT0–PIT3)
23.1.3 Low-Power Mode Operation
This subsection describes the operation of the PIT modules in low-power modes and debug mode
of operation. Low-power modes are described in the Power Management Module.
shows the PIT module operation in low-power modes, and how it can exit from each mode.
In wait mode, the PIT module continues to operate as in run mode and can be configured to exit
the low-power mode by generating an interrupt request. In doze mode with the PCSRn[DOZE] bit
set, PIT module operation stops. In doze mode with the PCSRn[DOZE] bit cleared, doze mode
does not affect PIT operation. When doze mode is exited, the PIT continues to operate in the state
it was in prior to doze mode. In stop mode, the system clock is absent, and PIT module operation
stops.
In debug mode with the PCSRn[DBG] bit set, PIT module operation stops. In debug mode with
the PCSRn[DBG] bit cleared, debug mode does not affect PIT operation. When debug mode is
exited, the PIT continues to operate in its pre-debug mode state, but any updates made in debug
mode remain.
23.2
This section contains a memory map, shown in
PIT0–PIT3.
23-2
IPSBAR Offset
Low-power Mode
0x15_0000
0x15_0004
Memory Map/Register Definition
Debug
Table 23-2. Programmable Interrupt Timer Modules Memory Map
Doze
The low-power interrupt control register (LPICR) in the System
Control Module specifies the interrupt level at or above which the
device can be brought out of a low-power mode.
Wait
Stop
Table 23-1. PIT Module Operation in Low-power Modes
PIT Control and Status Register
PIT Count Register (PCNTR0)
[31:24]
Normal if PCSRn[DOZE] cleared,
Normal if PCSRn[DBG] cleared,
(PCSR0)
stopped otherwise
stopped otherwise
MCF5235 Reference Manual, Rev. 2
PIT Operation
Stopped
Normal
[23:16]
NOTE
Table
23-2, and describes the register structure for
PIT Modulus Register (PMR0)
N/A
Any IRQn Interrupt at or above level in LPICR
No
No. Any IRQn Interrupt will be serviced upon
[15:8]
normal exit from debug mode
Reserved
Mode Exit
2
[7:0]
Freescale Semiconductor
Access
S/U
S
Table 23-1
1

Related parts for MOD5234-100IR