MOD5234-100IR NetBurner Inc, MOD5234-100IR Datasheet - Page 732

MOD5234 10/100 ETHERNET MODULE

MOD5234-100IR

Manufacturer Part Number
MOD5234-100IR
Description
MOD5234 10/100 ETHERNET MODULE
Manufacturer
NetBurner Inc
Type
Controllers & Processorsr

Specifications of MOD5234-100IR

Interface
I²C, SPI, UART
Voltage - Supply
2.5V
Mounting Type
Surface Mount
Package / Case
Module
Product
Modules
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Format
-
Baud Rates
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
Q4483564
Base Address: IPSBAR
Base Address: IPSBAR
0x10_003C
0x10_004C
0x10_0030
0x10_0034
0x10_0038
0x10_0040
0x10_0044
0x10_0048
0x10_0050
0x10_0054
Offset
1
2
3
0x11_000C
0x11_0004
0x11_0008
0x11_0010
See
Writing to reserved addresses with values other than 0 could put the device in a test mode; reading returns 0s.
Accessing an unimplemented address has no effect and causes a cycle termination transfer error.
Offset
Chapter 8, “Power
12-18
12-20
12-30
Page
Page
9-4
8-3
9-5
9-7
Management,” for a description of the LPCR. It is shown here only to warn against accidental writes to this register.
Port Clear Output Data Registers
Drive Strength Control Registers
Pin Assignment Registers
Table A-14. GPIO (Ports) Memory Map (Continued)
Register Description
Reset Configuration Register
Low-Power Control Register
Chip Configuration Register
Chip Identification Register
Register Description
Table A-15. CCM Memory Map
PCLRR_UARTH
PCLRR_ADDR
PCLRR_ETPU
DSCR_QSPI
PCLRR_BS
DSCR_EIM
PAR_AD
PAR_BS
[31:24]
[31:24]
PAR_TIMER
PAR_UART
RCON
CCR
PCLRR_DATAH
PCLRR_UARTL
DSCR_TIMER
DSCR_ETPU
PCLRR_CS
PAR_CS
[23:16]
[23:16]
Unimplemented
Reserved
PCLRR_SDRAM
PCLRR_DATAL
DSCR_FECI2C
PCLRR_QSPI
PAR_SDRAM
PAR_ETPU
PAR_QSPI
2
[15:8]
[15:8]
3
PAR_BUSCTL
LPCR
CIR
1
PCLRR_BUSCTL
PCLRR_FECI2C
PCLRR_TIMER
PAR_FECI2C
DSCR_UART
[7:0]
[7:0]

Related parts for MOD5234-100IR