MOD5234-100IR NetBurner Inc, MOD5234-100IR Datasheet - Page 572

MOD5234 10/100 ETHERNET MODULE

MOD5234-100IR

Manufacturer Part Number
MOD5234-100IR
Description
MOD5234 10/100 ETHERNET MODULE
Manufacturer
NetBurner Inc
Type
Controllers & Processorsr

Specifications of MOD5234-100IR

Interface
I²C, SPI, UART
Voltage - Supply
2.5V
Mounting Type
Surface Mount
Package / Case
Module
Product
Modules
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Format
-
Baud Rates
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
Q4483564
I
27.4.2 Slave Address Transmission
The master sends the slave address in the first byte after the START signal (B). After the seven-bit
calling address, it sends the R/W bit (C), which tells the slave data transfer direction (0 = write
transfer, 1 = read transfer).
Each slave must have a unique address. An I
cannot be master and slave at the same time.
The slave whose address matches that sent by the master pulls I2C_SDA low at the ninth serial
clock (D) to return an acknowledge bit.
27.4.3 Data Transfer
When successful slave addressing is achieved, the data transfer can proceed (E) on a byte-by-byte
basis in the direction specified by the R/W bit sent by the calling master.
Data can be changed only while I2C_SCL is low and must be held stable while I2C_SCL is high,
as
receiving device must acknowledge each byte by pulling I2C_SDA low at the ninth clock;
therefore, a data byte transfer takes nine clock pulses. See
27.4.4 Acknowlege
The transmitter releases the I2C_SDA line high during the acknowledge clock pulse as shown in
Figure
that it remains stable low during the high period of the clock pulse.
If it does not acknowledge the master, the slave receiver must leave I2C_SDA high. The master
can then generate a STOP signal to abort the data transfer or generate a START signal (repeated
start, shown in
calling sequence.
27-4
2
C Interface
Figure 27-2
I2C_SDA
I2C_SCL
27-4. The receiver pulls down the I2C_SDA line during the acknowledge clock pulse so
START
Signal
Bit7
shows. I2C_SCL is pulsed once for each data bit, with the msb being sent first. The
1
Figure 27-5
Bit6
2
Slave Address
Bit5
3
Bit4 Bit3 Bit2 Bit1
4
and discussed in
5
MCF5235 Reference Manual, Rev. 2
Figure 27-3. Data Transfer
6
7
I2C_SCL Held Low while
Bit0
R/W
Interrupt is Serviced
8
ACK from
Receiver
2
C master must not transmit its own slave address; it
Section 27.4.6, “Repeated
9
Bit7
(Byte Complete)
Interrupt Bit Set
1
Bit6
2
Figure
Bit5
3
Data Byte
Bit4 Bit3 Bit2 Bit1
27-3.
4
5
START”) to start a new
6
Freescale Semiconductor
7
Bit0
8
ACK
No
Bit
9
Signal
STOP

Related parts for MOD5234-100IR