HD64570 HITACHI [Hitachi Semiconductor], HD64570 Datasheet - Page 146

no-image

HD64570

Manufacturer Part Number
HD64570
Description
Serial Communications Adaptor
Manufacturer
HITACHI [Hitachi Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64570CP
Manufacturer:
RENESAS
Quantity:
6 500
Part Number:
HD64570CP
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
HD64570CP
Quantity:
345
Part Number:
HD64570CP16
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64570F16
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD64570F16V
Manufacturer:
INFINEON
Quantity:
12 000
Table 5.2
Command Name
(Set Value)
Forcing RX CRC
calculation (18H)
Table 5.3
Command Name
(Set Value)
Channel reset (21H)
Enter search mode
(31H)
No operation (00H)
Rev. 0, 07/98, page 130 of 453
Receive Commands (cont)
Other Commands
Function
Forcibly starts CRC calculation of the 8-bit data in the RX delay register.
In byte synchronous mode, this command must be issued after the second
byte of the CRC code enters the receive buffer. This allows CRC
calculation to be completed even when the receive clock is halted after
CRC code reception.
CRC error status is activated 15 system clock cycles after this command is
issued and remains valid until the next data enters the receive buffer.
Function
Initializes all MSCI registers, sets the transmitter and receiver to disable
state, and clears the transmit/receive buffer.
Sets the ADPLL to search mode. For FM code transmission,
synchronization between the extracted receive clock and receive data can
be established by a single transition point. This command also sets the
SRCH bit of status register 3 (ST3) to 1.
For details, see section 5.5, ADPLL.
Allows the transmitter and receiver to continue the current operation.

Related parts for HD64570