HD64570 HITACHI [Hitachi Semiconductor], HD64570 Datasheet - Page 263

no-image

HD64570

Manufacturer Part Number
HD64570
Description
Serial Communications Adaptor
Manufacturer
HITACHI [Hitachi Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64570CP
Manufacturer:
RENESAS
Quantity:
6 500
Part Number:
HD64570CP
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
HD64570CP
Quantity:
345
Part Number:
HD64570CP16
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64570F16
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD64570F16V
Manufacturer:
INFINEON
Quantity:
12 000
This register must be set in DMA initial state. In single-block transfer mode, the byte counter
register (BCR) must not be 1 in CPU modes 0, 2, and 3, since data may be transferred in word
units. To transmit/receive only one byte of data, data must be directly written to or read from the
MSCI TX/RX buffer register (TRB), instead of using the on-chip DMAC.
The above restrictions do not apply to CPU mode 1.
After reset, the value of this register is undefined.
Chained-Block Transfer Mode: In this mode, BCR indicates the number of bytes remaining in
the buffer currently being accessed. When the BCR value becomes 0000H, read/write access to
the current buffer terminates, and the next buffer becomes available. At this time, the BCR value
is updated, either to the byte length stored in the descriptor data length for a memory-to-MSCI
transfer (transmission: buffer read), or to the value of the receive buffer length register (BFL) for
an MSCI-to-memory transfer (reception: buffer write).
The MPU cannot write to this register in this mode.
After reset, the value of this register is undefined.
6.2.7
The DMA status register (DSR), provided for each of channels 0, 1, 2, and 3, indicates the status
of a DMA transfer. This register also enables or disables each DMAC channel.
DMA Status Register (DSR)
Single-block transfer
mode
Chained-block
transfer mode
Figure 6.6 Byte Count Register
15
BCRH
H
8 7
Rev. 0, 07/98, page 247 of 453
BCRL
L
0

Related parts for HD64570