HD64570 HITACHI [Hitachi Semiconductor], HD64570 Datasheet - Page 340

no-image

HD64570

Manufacturer Part Number
HD64570
Description
Serial Communications Adaptor
Manufacturer
HITACHI [Hitachi Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64570CP
Manufacturer:
RENESAS
Quantity:
6 500
Part Number:
HD64570CP
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
HD64570CP
Quantity:
345
Part Number:
HD64570CP16
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64570F16
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD64570F16V
Manufacturer:
INFINEON
Quantity:
12 000
In wait state insertion using the WAIT line, when the WAIT line is driven high, a wait state (T
is inserted between states T
is driven low, the cycle advances to state T
Figure 8.4 shows the wait state insertion timing using the WAIT line. The WAIT line level is
sampled at the falling edge of the system clock (CLK) pulse in state T
and 3, and is sampled at the rising edge in CPU mode 0. Each time the high level of the WAIT
line is sampled at the falling edge (rising edge in CPU mode 0) of the CLK pulse in T
another T
An unlimited number of wait states can be inserted. (When more wait states are requested by the
register than by the WAIT line, the T
Note that, for driving the WAIT line signal high, the set-up time and hold time for the falling edge
(rising edge in CPU mode 0) of the CLK pulse must be accounted for by synchronizing it to the
rising edge (falling edge in CPU mode 0) of the CLK pulse. If not, correct operation is not
guaranteed.
8.3.2
Wait states can be inserted in a DMA bus cycle, using wait control registers WCRL, WCRM, and
WCRH, eliminating the need for an external circuit. The optimum number of wait states can be
inserted into a DMA bus cycle by software, according to the memory used. Figure 1.28 shows an
example of dividing the memory space for interfacing three different types of memory. In this
example, any desired number of wait states can be independently specified for each of the three
types of memory. (When more wait states are requested using the WAIT line than those using the
register, as many T
boundaries for dividing the memory space into three memory areas are specified by the physical
address boundary registers 0 and 1 (PABR0 and PABR1). For details, see section 8.2.1, Physical
Rev. 0, 07/98, page 324 of 453
System clock (CLK)
(CPU modes 1, 2, and 3)
System clock (CLK)
(CPU mode 0)
WAIT
W
Wait State Insertion Using the Register
state is inserted.
Figure 8.4 Wait State Insertion Timing Using the WAIT Line
W
states as requested by the WAIT line are inserted.) Physical address
2
and T
3
(while the WAIT line maintains high). When the WAIT line
W
T
states requested by the register are inserted.)
1
3
.
Sampling
T
2
T
Sampling
W
T
W
Sampling
2
or T
T
3
W
in CPU modes 1, 2,
T
1
W
state,
W
)

Related parts for HD64570