HD64570 HITACHI [Hitachi Semiconductor], HD64570 Datasheet - Page 231

no-image

HD64570

Manufacturer Part Number
HD64570
Description
Serial Communications Adaptor
Manufacturer
HITACHI [Hitachi Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64570CP
Manufacturer:
RENESAS
Quantity:
6 500
Part Number:
HD64570CP
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
HD64570CP
Quantity:
345
Part Number:
HD64570CP16
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64570F16
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD64570F16V
Manufacturer:
INFINEON
Quantity:
12 000
The specific operation of the ADPLL are as follows:
The ADPLL outputs the noise-suppressed receive data and extracted clock, synchronizing their
phases using the ADPLL phase compensation function. Phase compensation for the NRZ- and
FM0-code receive data is shown in figures 5.34 and 5.35.
In the figures, the ADPLL outputs the noise-suppressed receive data from the noise suppressor to
the data delay unit and clock extractor. The clock extractor samples the noise-suppressed receive
data at the rising edge of the ADPLL operating clock pulse, and performs clock extraction.
The ADPLL compares the phases of the receive data and extracted clock at level transition points
(T
the extracted clock cycle is lengthened or shortened by one ADPLL operating clock cycle. In the
examples shown in figures 5.38 and 5.39 (operating mode =
ADPLL
operating
clock
S
, T
The receive data noise suppressor receives receive data and suppresses noise.
The noise suppressor outputs the noise-suppressed receive data to the clock extractor and data
delay unit.
The data delay unit outputs the noise-suppressed receive data to the receiver, synchronizing the
data with the extracted clock.
The clock extractor extracts clock components from the noise-suppressed receive data and
outputs the resulting clock signal.
The ADPLL operating clock (the receive baud rate generator output or external clock) passes
through the multiplexor to the clock extractor, receive data noise suppressor, and data delay
unit.
Figure 5.33 Data and Clock Signal Flow for Clock Extraction from Receive Data
S-1
, T
S-2
) in the receive data output from the data delay unit. If the two phases are skewed,
Receive BRG
output
External clock
(RXC line input)
Receive data
Clock line 1
Clock line 2
Multiplexor
(For receive data)
(For receive clock)
Noise
suppressor
Noise
suppressor
8), this synchronization can be
Clock
extractor
Rev. 0, 07/98, page 215 of 453
Data
delay unit
Receive data
ADPLL operating
clock
Receive clock
Noise-
suppressed
receive data
Extracted
clock

Related parts for HD64570