HD64570 HITACHI [Hitachi Semiconductor], HD64570 Datasheet - Page 56

no-image

HD64570

Manufacturer Part Number
HD64570
Description
Serial Communications Adaptor
Manufacturer
HITACHI [Hitachi Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64570CP
Manufacturer:
RENESAS
Quantity:
6 500
Part Number:
HD64570CP
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
HD64570CP
Quantity:
345
Part Number:
HD64570CP16
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64570F16
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD64570F16V
Manufacturer:
INFINEON
Quantity:
12 000
1.7.14
The SCA has a built-in four-channel, 16-bit timer module. All channels have identical functions
and specifications. They can be used as interval timers or watchdog timers, or for time-out
detection or other purposes. The timer features are listed below.
1.7.15
The SCA has a built-in wait controller. The wait controller can insert wait states to lengthen the
DMA bus cycle.
The address space is divided into three areas (figure 1.28). The number of wait states inserted
when each area is accessed can be set independently in the range from 0 to 7. This enables the
SCA to support memory chips having different access times without requiring external wait
control logic.
Wait states can also be inserted by the WAIT input. In this case there is no limit on the number of
wait states inserted. In cases of conflict between the number of wait states set in the wait control
register and the number requested via the WAIT line, the larger number of wait states is inserted.
Rev. 0, 07/98, page 40 of 453
Figure 1.28 Subdivision of Address Space by Wait Controller and Insertion of Wait States
Each timer uses a 16-bit reloadable up-counter.
The timer increments at a rate of BC/20 to BC/27, where BC is a base clock obtained by
dividing the internal system clock ( ) by eight.
A counter generates interrupt when it reaches a specified value.
register 1 (PABR1)
register 0 (PABR0)
Physical address
Physical address
boundary
boundary
Timers
Wait Controller
Address
Address
FFFFFFH
000000H
Physical address space
PAH area
PAM area
PAL area
Wait states
(0 to 7)
Wait states
(0 to 7)
Wait states
(0 to 7)
PAH:
PAM:
PAL:
Wait control register M
Wait control register H
Physical address high
Physical address middle
Physical address low
Wait control register L
(WCRM)
(WCRH)
(WCRL)

Related parts for HD64570