HD64570 HITACHI [Hitachi Semiconductor], HD64570 Datasheet - Page 201

no-image

HD64570

Manufacturer Part Number
HD64570
Description
Serial Communications Adaptor
Manufacturer
HITACHI [Hitachi Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64570CP
Manufacturer:
RENESAS
Quantity:
6 500
Part Number:
HD64570CP
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Company:
Part Number:
HD64570CP
Quantity:
345
Part Number:
HD64570CP16
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD64570CP16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64570F16
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64570F16
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD64570F16V
Manufacturer:
INFINEON
Quantity:
12 000
Parity/MP Bit: An even or odd parity bit or an MP bit can be appended to transmit/receive
characters, as specified with the PMPM1 PMPM0 bits of MD1.
When an even parity bit is specified, the transmitter counts the number of 1s in the transmit
character and appends a 0 if the number is even or a 1 if the number is odd. In this way, the total
number of 1s actually transmitted should be even. The receiver checks whether or not the total
number of 1s in the received character and parity bit is even.
Similarly, when an odd parity bit is specified, the value of the parity bit is set so that the total
number of 1s transmitted should be odd.
When the MP bit is specified, an MP bit is appended to transmit and receive characters to enable
multiprocessor communication support.
For details, see Multiprocessor Support.
Error Checking: Involves the following items.
Parity check
Received data is checked to see whether it has the proper parity.
When even parity is specified and the total number of 1s in the received character and the
parity bit is odd, the PE (parity error) bit of status register 2 (ST2) is set to 1 when the received
data containing the parity error is ready to be read. The situation for odd parity is the same
except that an even number of 1s triggers the error.
For details on the PE bit, see section 5.2.11, MSCI Status Register 2 (ST2).
Even if a parity error occurs, the data is received normally. However, the PE bit cannot be
cleared even if the subsequent data causes no parity error. It can be cleared only when a 1 is
written to the bit position or ST2 is reset.
When the PE bit is set to 1, an interrupt request is generated (if enabled).
Framing error
8 bits/character
7 bits/character
6 bits/character
5 bits/character
Figure 5.20 Receive Character Format
D
0
0
0
7
D
D
0
0
6
6
D
D
D
0
5
5
5
D
D
D
D
4
4
4
4
D
D
D
D
3
3
3
3
D
D
D
D
Rev. 0, 07/98, page 185 of 453
2
2
2
2
D
D
D
D
1
1
1
1
D
D
D
D
0
0
0
0

Related parts for HD64570