ATxmega128B1 Atmel Corporation, ATxmega128B1 Datasheet - Page 109

no-image

ATxmega128B1

Manufacturer Part Number
ATxmega128B1
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega128B1

Flash (kbytes)
128 Kbytes
Pin Count
100
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
53
Ext Interrupts
53
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
3
Twi (i2c)
1
Uart
2
Segment Lcd
160
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
8
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
3
Output Compare Channels
10
Input Capture Channels
10
Pwm Channels
10
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega128B1-AU
Manufacturer:
TI
Quantity:
90
Part Number:
ATxmega128B1-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128B1-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128B1-CUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128B1-U
Manufacturer:
FUJITSU
Quantity:
632
9.4.3
9.4.4
8291A–AVR–10/11
External Reset
Watchdog Reset
The BODACT fuse determines the BOD setting for active mode and idle mode, while the
BODPD fuse determines the brownout detection setting for all sleep modes, except idle mode.
Table 9-3.
The external reset circuit is connected to the external RESET pin. The external reset will trigger
when the RESET pin is driven below the RESET pin threshold voltage, V
minimum pulse period, t
includes an internal pull-up resistor.
Figure 9-5.
For external reset characterization data consult the device datasheet.
The watchdog timer (WDT) is a system function for monitoring correct program operation. If the
WDT is not reset from the software within a programmable timout period, a watchdog reset will
be given. The watchdog reset is active for one to two clock cycles of the 2MHz internal oscillator.
• Enabled: In this mode, the V
• Sampled: In this mode, the BOD circuit will sample the V
for a period of t
that of the 1kHz output from the ultra low power (ULP) internal oscillator. Between each
sample, the BOD is turned off. This mode will reduce the power consumption compared to
the enabled mode, but a fall in the V
oscillator output will not be detected. If a brownout is detected in this mode, the BOD circuit is
set in enabled mode to ensure that the device is kept in reset until V
CC
BOD setting fuse decoding.
External reset characteristics.
BOD
BODACT[1:0]/ BODPD[1:0]
will give a brownout reset
EXT
t
EXT
. The reset will be held as long as the pin is kept low. The RESET pin
CC
00
01
10
11
level is continuously monitored, and a drop in V
CC
level between two positive edges of the 1kHz ULP
Atmel AVR XMEGA B
CC
level with a period identical to
CC
RST
is above V
, for longer than the
Reserved
Sampled
Disabled
Enabled
Mode
CC
below V
BOT
again
109
BOT

Related parts for ATxmega128B1