ATxmega128B1 Atmel Corporation, ATxmega128B1 Datasheet - Page 228

no-image

ATxmega128B1

Manufacturer Part Number
ATxmega128B1
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega128B1

Flash (kbytes)
128 Kbytes
Pin Count
100
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
53
Ext Interrupts
53
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
3
Twi (i2c)
1
Uart
2
Segment Lcd
160
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
8
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
3
Output Compare Channels
10
Input Capture Channels
10
Pwm Channels
10
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega128B1-AU
Manufacturer:
TI
Quantity:
90
Part Number:
ATxmega128B1-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128B1-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128B1-CUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128B1-U
Manufacturer:
FUJITSU
Quantity:
632
18.13.12 INTFLAGSBCLR/INTFLAGSBSET – Clear/Set Interrupt Flag eegister B
8291A–AVR–10/11
FLAGSACLR. Both memory locations will provide the same result when read, and writing zero to
any bit location has no effect.
• Bit 7 – SOFIF: Start Of Frame Interrupt Flag
This flag is set when a start of frame packet has been received.
• Bit 6 – SUSPENDIF: Suspend Interrupt Flag
This flag is set when the bus has been idle for 3ms.
• Bit 5 – RESUMEIF: Resume Interrupt Flag
This flag is set when a non-idle state has been detected on the bus while the USB module is in
the suspend state. This interrupt is asynchronous, and is able to wake the CPU from sleep
modes where the system clock is stopped, such as power-down and power-save sleep modes.
• Bit 4 – RSTIF: Reset Interrupt Flag
This flag is set when a reset condition has been detected on the bus.
• Bit 3 – CRCIF: Isochronous CRC Error Interrupt Flag
This flag is set when a CRC error has been detected in an incoming data packet to an isochro-
nous endpoint.
• Bit 2 – UNFIF: Underflow Interrupt Flag
This flag is set when the addressed endpoint in an IN transaction does not have data to send to
the host.
• Bit 1 – OVFIF: Overflow Interrupt Flag
This flag is set when the addressed endpoint in an OUT transaction is not ready to accept data
from the host.
• Bit 0 – STALLIF: STALL Interrupt Flag
This flag is set when the USB module has responded with a STALL handshake to either an IN or
an OUT transaction.
This register is mapped into two I/O memory locations, one for clearing (INTFLAGSBCLR) and
one for setting (INTFLAGSBSET) the flags. The individual flags can be set by writing a one to
their bit locations in INFLAGSBSET, and cleared by writing a one to their bit locations in INT-
FLAGSBCLR. Both memory locations will provide the same result when read, and writing zero to
any bit location has no effect.
Bit
+0x0A/ +0x0B
Read/Write
Initial Value
Bit
+0x0C/ +0x0D
Read/Write
Initial Value
SOFIF
R/W
R
7
0
7
0
SUSPENDIF
R/W
R
6
0
6
0
RESUMEIF
R/W
R
5
0
5
0
RESETIF
R/W
R
4
0
4
0
CRCIF
Atmel AVR XMEGA B
R/W
R
3
0
3
0
UNFIF
R/W
–-
R
2
0
2
0
TRNIF
OVFIF
R/W
R/W
1
0
1
0
SETUPIF
STALLIF
R/W
R/W
0
0
0
0
228

Related parts for ATxmega128B1