ATxmega128B1 Atmel Corporation, ATxmega128B1 Datasheet - Page 56

no-image

ATxmega128B1

Manufacturer Part Number
ATxmega128B1
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATxmega128B1

Flash (kbytes)
128 Kbytes
Pin Count
100
Max. Operating Frequency
32 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
53
Ext Interrupts
53
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
3
Twi (i2c)
1
Uart
2
Segment Lcd
160
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
AES/DES
Sram (kbytes)
8
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.6 to 3.6
Operating Voltage (vcc)
1.6 to 3.6
Fpu
No
Mpu / Mmu
no / no
Timers
3
Output Compare Channels
10
Input Capture Channels
10
Pwm Channels
10
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATxmega128B1-AU
Manufacturer:
TI
Quantity:
90
Part Number:
ATxmega128B1-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128B1-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128B1-CUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATxmega128B1-U
Manufacturer:
FUJITSU
Quantity:
632
5.13.4
5.14
5.14.1
8291A–AVR–10/11
Register Description – DMA Channel
TEMP – Temporary Register
CTRLA – Control Register A
• Bit 7:0 – TEMP[7:0]: Temporary Register
This register is used when reading 16-bit registers in the DMA controller. Byte 1 of the 16-bit reg-
ister is stored here when it is written by the CPU. Byte 1 of the 16-bit register is stored when byte
0 is read by the CPU. This register can also be read and written from the user software.
Reading and writing 16-bit registers requires special attention. For details, refer to
16-bit Registers” on page
• Bit 7 – CHEN: Enable
Setting this bit enables the DMA channel. This bit is automatically cleared when the transaction
is completed. If the DMA channel is enabled and this bit is written to zero, the CHEN bit is not
cleared until the internal transfer buffer is empty and the DMA transfer is aborted.
• Bit 6 – CHRST: Software Reset
Setting this bit will reset the DMA channel. It can only be set when the DMA channel is disabled
(CHEN = 0). Writing a one to this bit will be gnored as long as the channel is enabled (CHEN=1).
This bit is automatically cleared when reset is completed.
• Bit 5 – REPEAT: Repeat Mode
Setting this bit enables the repeat mode. In repeat mode, this bit is cleared by hardware at the
beginning of the last block transfer. The REPCNT register should be configured before setting
the REPEAT bit.
• Bit 4 – TRFREQ: Transfer Request
Setting this bit requests a data transfer on the DMA channel. This bit is automatically cleared at
the beginning of the data transfer. Writing this bit does not have any effect unless the channel is
enabled.
• Bit 3 – Reserved
This bit is unused and reserved for future use. For compatibility with future devices, always write
this bit to zero when this register is written.
Bit
+0x00
Read/Write
Initial Value
Bit
+0x06
Read/Write
Initial Value
CHEN
R/W
R/W
7
0
7
0
CHRST
R/W
R/W
6
0
6
0
12.
REPEAT
R/W
R/W
5
0
5
0
TRFREQ
R/W
R/W
4
0
4
0
TEMP[7:0]
R/W
3
0
R
3
0
Atmel AVR XMEGA B
SINGLE
R/W
R/W
2
0
2
0
R/W
R/W
1
0
1
BURSTLEN[1:0]
0
R/W
R/W
0
0
0
0
”Accessing
CTRLA
TEMP
56

Related parts for ATxmega128B1