ALXD800EEXJ2VD AMD (ADVANCED MICRO DEVICES), ALXD800EEXJ2VD Datasheet - Page 72

no-image

ALXD800EEXJ2VD

Manufacturer Part Number
ALXD800EEXJ2VD
Description
Manufacturer
AMD (ADVANCED MICRO DEVICES)
Datasheet

Specifications of ALXD800EEXJ2VD

Operating Temperature (min)
0C
Operating Temperature (max)
85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ALXD800EEXJ2VD
Manufacturer:
AMD
Quantity:
453
Part Number:
ALXD800EEXJ2VD
Manufacturer:
AMD
Quantity:
784
Part Number:
ALXD800EEXJ2VD
Manufacturer:
AMD
Quantity:
20 000
Company:
Part Number:
ALXD800EEXJ2VD C3
Quantity:
91
Part Number:
ALXD800EEXJ2VD-C3
Manufacturer:
INTEL
Quantity:
472
Part Number:
ALXD800EEXJ2VD-C3
Manufacturer:
AMD
Quantity:
20 000
4.2.3.3
Descriptor Statistic Action (STATISTIC_ACTION[0])
MSR Address
Type
Reset Value
Descriptor Statistic Action (STATISTIC_ACTION[1])
MSR Address
Type
Reset Value
72
63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
63:24
23:8
Bit
7
6
5
4
3
Statistic Action (STATISTIC_ACTION[0:3]
Name
RSVD
PREDIV
WRAP
ZERO_AERR
ZERO_ASMI
ALWAYS_DEC
HIT_AERR
RSVD
GLIU0: 100000A2h
GLIU1: 400000A2h
R/W
00000000_00000000h
GLIU0: 100000A6h
GLIU1: 400000A6h
R/W
00000000_00000000h
33234C
Description
Reserved.
Pre Divider. Used if ALWAYS_DEC (bit 4) is set. The predivider is free running and
extends the depth of the counter.
Decrement Counter Beyond Zero and Wrap.
0: Disable wrap; counter stops when it reaches zero.
1: Enable wrap; counter decrements through 0 to all ones.
Assert AERR on cnt = 0. Assert AERR when STATISTIC_CNT[x] reaches 0.
0: Disable.
1: Enable.
Assert ASMI on cnt = 0. Assert ASMI when STATISTIC_CNT[x] reaches 0.
0: Disable.
1: Enable.
Always Decrement Counter. If enabled, the counter decrements on every memory
clock subject to the prescaler value PREDIV (bits [23:8]). Decrementing continues unless
loading is occurring due to another action, or if the counter reaches zero and WRAP is
disabled (bit 7).
0: Disable.
1: Enable
Assert AERR on Descirptor Hit. The descriptor hits are ANDed with the masks and
then all ORed together.
0: Disable.
1: Enable
STATISTIC_ACTION[0:3] Bit Descriptions
STATISTIC_ACTION[0:3] Register Map
PREDIV
RSVD
Descriptor Statistic Action (STATISTIC_ACTION[2])
MSR Address
Type
Reset Value
Descriptor Statistic Action (STATISTIC_ACTION[3])
MSR Address
Type
Reset Value
GLIU0: 100000AAh
GLIU1: 400000AAh
R/W
00000000_00000000h
GLIU0: 100000AEh
GLIU1: 400000AEh
R/W
00000000_00000000h
AMD Geode™ LX Processors Data Book
9
8
7
GLIU Register Descriptions
6
5
4
3
2
1
0

Related parts for ALXD800EEXJ2VD