UPD78F1152AGC-GAD-AX Renesas Electronics America, UPD78F1152AGC-GAD-AX Datasheet - Page 451

no-image

UPD78F1152AGC-GAD-AX

Manufacturer Part Number
UPD78F1152AGC-GAD-AX
Description
MCU 16BIT 78K0R/KX3 80-LQFP
Manufacturer
Renesas Electronics America
Series
78K0R/Kx3r
Datasheet

Specifications of UPD78F1152AGC-GAD-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
20MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
65
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F1152AGC-GAD-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
12.6.2 UART reception
stop synchronization).
both the odd- and even-numbered channels must be set.
Note Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical
Remarks 1. f
Target channel
Pins used
Interrupt
Error interrupt
Error detection flag
Transfer data length
Transfer rate
Data phase
Parity bit
Stop bit
Data direction
UART reception is an operation wherein the 78K0R/KF3 asynchronously receives data from another device (start-
For UART reception, the odd-number channel of the two channels used for UART is used. The SMR register of
specifications (see CHAPTER 28
CHAPTER 29 ELECTRICAL SPECIFICATIONS ((A) GRADE PRODUCTS)).
UART
2. m: Unit number (m = 0, 1), n: Channel number (n = 1, 3)
f
MCK
CLK
: System clock frequency
: Operation clock (MCK) frequency of target channel
Channel 1 of SAU0
RxD0
INTSR0
Transfer end interrupt only (Setting the buffer empty interrupt is prohibited.)
INTSRE0
• Framing error detection flag (FEFmn)
• Parity error detection flag (PEFmn)
• Overrun error detection flag (OVFmn)
5, 7 or 8 bits
Max. f
Forward output (default: high level)
Reverse output (default: low level)
The following selectable
• No parity bit (no parity check)
• Appending 0 parity (no parity check)
• Appending even parity
• Appending odd parity
Appending 1 bit
MSB or LSB first
MCK
UART0
/6 [bps] (SDRmn [15:9] = 2 or more), Min. f
CHAPTER 12 SERIAL ARRAY UNIT
User’s Manual U17893EJ8V0UD
ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS) and
Channel 3 of SAU0
RxD1
INTSR1
INTSRE1
UART1
CLK
RxD2
INTSR2
INTSRE2
Channel 1 of SAU1
/(2 × 2
11
UART2
× 128) [bps]
Note
Channel 3 of SAU1
RxD3
INTSR3
INTSRE3
UART3
449

Related parts for UPD78F1152AGC-GAD-AX