UPD78F1152AGC-GAD-AX Renesas Electronics America, UPD78F1152AGC-GAD-AX Datasheet - Page 849

no-image

UPD78F1152AGC-GAD-AX

Manufacturer Part Number
UPD78F1152AGC-GAD-AX
Description
MCU 16BIT 78K0R/KX3 80-LQFP
Manufacturer
Renesas Electronics America
Series
78K0R/Kx3r
Datasheet

Specifications of UPD78F1152AGC-GAD-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
20MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
65
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 8x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F1152AGC-GAD-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Memory
space
Processor
registers
Port
functions
Function
PMC: Processor
mode control
register
Internal data
memory space
SFR: Special
function register
area
2nd SFR:
Extended
special function
register
SP: Stack
pointer
General-purpose
registers
P01/TO00,
P05/TI05/TO05,
P06/TI06/TO06
P02/SO10/TxD1,
P03/SI10/RxD1/
SDA10,
P04/SCK10/
SCL10
Details of
Function
Set PMC only once during the initial settings prior to operating the DMA controller.
Rewriting PMC other than during the initial settings is prohibited.
After setting PMC, wait for at least one instruction and access the mirror area.
When the
register to 0.
It is prohibited to use the general-purpose register (FFEE0H to FFEFFH) space for
fetching instructions or as a stack area.
While using the self-programming function, the area of FFE20H to FFEFFH cannot
be used as a stack memory. Furthermore, the areas of FCF00H to FD6FFH cannot
be used with the
Do not access addresses to which SFRs are not assigned.
Do not access addresses to which the 2nd SFR is not assigned.
Since reset signal generation makes the SP contents undefined, be sure to initialize
the SP before using the stack.
The values of the stack pointer must be set to even numbers. If odd numbers are
specified, the least significant bit is automatically cleared to 0.
It is prohibited to use the general-purpose register (FFEE0H to FFEFFH) space as a
stack area.
While using the self-programming function, the area of FFE20H to FFEFFH cannot
be used as a stack memory. Furthermore, the areas of FCF00H to FD6FFH cannot
be used with the
It is prohibited to use the general-purpose register (FFEE0H to FFEFFH) space for
fetching instructions or as a stack area.
To use P01/TO00, P05/TI05/TO05, P06/TI06/TO06 as a general-purpose port, set bit
0, 5, 6 (TO00, TO05, TO06) of timer output register 0 (TO0) and bit 0, 5, 6 (TOE00,
TOE05, TOE06) of timer output enable register 0 (TOE0) to “0”, which is the same as
their default status setting.
To use P02/SO10/TxD1, P03/SI10/RxD1/SDA10, or P04/SCK10/SCL10 as a
general-purpose port, note the serial array unit 0 setting. For details, refer to the
following tables.
• Table 12-7 Relationship Between Register Settings and Pins (Channel 2 of Unit 0:
• Table 12-8 Relationship Between Register Settings and Pins (Channel 3 of Unit 0:
CSI10, UART1 Transmission, IIC10)
UART1 Reception)
APPENDIX B LIST OF CAUTIONS
μ
PD78F1152 or 78F1152A is used, be sure to set bit 0 (MAA) of this
User’s Manual U17893EJ8V0UD
μ
μ
PD78F1156 and 78F1156A, respectively.
PD78F1156 and 78F1156A, respectively.
Cautions
pp.59,
p.58
p.58
p.58
p.58
p.58
pp.59,
70
76
p.66
p.66
p.66
p.66
p.67
p.99
p.99
847
Page
(2/34)

Related parts for UPD78F1152AGC-GAD-AX