r5f71374an80fpv Renesas Electronics Corporation., r5f71374an80fpv Datasheet - Page 102

no-image

r5f71374an80fpv

Manufacturer Part Number
r5f71374an80fpv
Description
32-bit Risc Microcomputer Superh?? Risc Engine Family
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5F71374AN80FPV
Manufacturer:
TI
Quantity:
1 001
Section 5 Exception Handling
5.1.2
The exceptions are detected and the exception handling starts according to the timing shown in
table 5.2.
Table 5.2
When exception handling starts, the CPU operates
Exception Handling Triggered by Reset: The initial values of the program counter (PC) and
stack pointer (SP) are fetched from the exception handling vector table (PC from the address
H'00000000 and SP from the address H'00000004 when a power-on reset. PC from the address
H'00000008 and SP from the address H'0000000C when a manual reset.). For details, see section
5.1.3, Exception Handling Vector Table. H'00000000 is then written to the vector base register
(VBR), and H'F (B'1111) is written to the interrupt mask bits (I3 to I0) in the status register (SR).
The program starts from the PC address fetched from the exception handling vector table.
Exception Handling Triggered by Address Error, Interrupt, and Instruction: SR and PC are
saved to the stack indicated by R15. For interrupt exception handling, the interrupt priority level is
written to the interrupt mask bits (I3 to I0) in SR. For address error and instruction exception
handling, bits I3 to I0 are not affected. The start address is then fetched from the exception
handling vector table and the program starts from that address.
Rev. 1.00 Sep. 21, 2007 Page 76 of 1124
REJ09B0402-0100
Exception
Reset
Address error
Interrupt
Instruction
Exception Handling Operations
Timing for Exception Detection and Start of Exception Handling
Power-on reset
Manual reset
Trap instruction
General illegal
instructions
Illegal slot
instructions
Timing of Source Detection and Start of Exception Handling
Started when the RES pin changes from low to high or when the
WDT overflows.
Started when the MRES pin changes from low to high or when the
WDT overflows.
Detected during the instruction decode stage and started after the
execution of the current instruction is completed.
Started by the execution of the TRAPA instruction.
Started when an undefined code placed at other than a delay slot
(immediately after a delayed branch instruction) is decoded.
Started when an undefined code placed at a delay slot
(immediately after a delayed branch instruction) or an instruction
that changes the PC value is detected.

Related parts for r5f71374an80fpv