r5f71374an80fpv Renesas Electronics Corporation., r5f71374an80fpv Datasheet - Page 211

no-image

r5f71374an80fpv

Manufacturer Part Number
r5f71374an80fpv
Description
32-bit Risc Microcomputer Superh?? Risc Engine Family
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5F71374AN80FPV
Manufacturer:
TI
Quantity:
1 001
8.5.6
Setting the CHNE bit in MRB to 1 enables a number of data transfers to be performed
consecutively in response to a single transfer request. Setting the CHNE and CHNS bits in MRB
set to 1 enables a chain transfer only when the transfer counter reaches 0. SAR, DAR, CRA, CRB,
MRA, and MRB, which define data transfers, can be set independently. Figure 8.9 shows the
chain transfer operation.
In the case of transfer with CHNE set to 1, an interrupt request to the CPU is not generated at the
end of the specified number of transfers or by setting the DISEL bit to 1, and the interrupt source
flag for the activation source and DTCER are not affected.
In repeat transfer mode, setting the RCHNE bit in DTCCR and the CHNE and CHNS bits in MRB
to 1 enables a chain transfer after transfer with transfer counter = 1 has been completed.
Chain Transfer
SAR
(When Transfer Destination is Specified as Block Area)
Figure 8.8 Memory Map in Block Transfer Mode
Transfer source data area
Nth block
1st block
:
:
:
Transfer
Transfer destination data area
(specified as block area)
Block area
Rev. 1.00 Sep. 21, 2007 Page 185 of 1124
Section 8 Data Transfer Controller (DTC)
DAR
REJ09B0402-0100

Related parts for r5f71374an80fpv