r5f71374an80fpv Renesas Electronics Corporation., r5f71374an80fpv Datasheet - Page 781

no-image

r5f71374an80fpv

Manufacturer Part Number
r5f71374an80fpv
Description
32-bit Risc Microcomputer Superh?? Risc Engine Family
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5F71374AN80FPV
Manufacturer:
TI
Quantity:
1 001
(5)
The interrupt mask register is a 16 bit register that protects all corresponding interrupts in the
Interrupt Request Register (IRR) from generating an output signal on the IRQ. An interrupt
request is masked if the corresponding bit position is set to '1'. This register can be read or written
at any time. The IMR directly controls the generation of IRQ, but does not prevent the setting of
the corresponding bit in the IRR.
• IMR (Address = H'00A)
Initial value:
Bit 15 to 0: Maskable interrupt sources corresponding to IRR[15:0] respectively. When a bit is
set, the interrupt signal is not generated, although setting the corresponding IRR bit is still
performed.
(6)
The Transmit Error Counter (TEC) and Receive Error Counter (REC) is a 16-bit read/(write)
register that functions as a counter indicating the number of transmit/receive message errors on the
CAN Interface. The count value is stipulated in the CAN protocol specification Refs. [1], [2], [3]
and [4]. When not in (Write Error Counter) test mode this register is read only, and can only be
modified by the CAN Interface. This register can be cleared by a Reset request (MCR0) or
entering to bus off.
In Write Error Counter test mode (i.e. TST[2:0] = 3'b100), it is possible to write to this register.
The same value can only be written to TEC/REC, and the value written into TEC is set to TEC
and REC. When writing to this register, RCAN-ET needs to be put into Halt Mode. This feature is
only intended for test purposes.
Bit[15:0]: IMRn
0
1
R/W:
Interrupt Mask Register (IMR)
Transmit Error Counter (TEC) and Receive Error Counter (REC)
Bit:
IMR15 IMR14 IMR13 IMR12 IMR11 IMR10
R/W
15
1
R/W
14
1
R/W
13
Description
Corresponding IRR is not masked (IRQ is generated for interrupt conditions)
Corresponding interrupt of IRR is masked (Initial value)
1
R/W
12
1
R/W
11
1
R/W
10
1
IMR9
R/W
9
1
IMR8
R/W
8
1
IMR7
R/W
Section 19 Controller Area Network (RCAN-ET)
7
1
Rev. 1.00 Sep. 21, 2007 Page 755 of 1124
IMR6
R/W
6
1
IMR5
R/W
5
1
IMR4
R/W
4
1
IMR3
R/W
3
1
REJ09B0402-0100
IMR2
R/W
2
1
R/W
IMR1
1
1
IMR0
R/W
0
1

Related parts for r5f71374an80fpv