r5f71374an80fpv Renesas Electronics Corporation., r5f71374an80fpv Datasheet - Page 716

no-image

r5f71374an80fpv

Manufacturer Part Number
r5f71374an80fpv
Description
32-bit Risc Microcomputer Superh?? Risc Engine Family
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5F71374AN80FPV
Manufacturer:
TI
Quantity:
1 001
Section 17 A/D Converter (ADC)
17.3.1
ADCRs are 8-bit readable/writable registers that select conversion mode for the A/D_0 and
A/D_1.
Rev. 1.00 Sep. 21, 2007 Page 690 of 1124
REJ09B0402-0100
Bit
7
6
5
Bit Name
ADST
ADCS
ACE
A/D Control Registers_0 and _1 (ADCR_0 and ADCR_1)
Initial
Value
0
0
0
Initial value:
R/W:
Bit:
R/W
R/W
R/W
R/W
ADST
R/W
7
0
ADCS
R/W
6
0
Description
A/D Start
When this bit is cleared to 0, A/D conversion is stopped
and the A/D converter enters the idle state. When this bit
is set to 1, A/D conversion is started. In single-cycle scan
mode, this bit is automatically cleared to 0 when A/D
conversion ends on the selected single channel. In
continuous scan mode, A/D conversion is continuously
performed for the selected channels in sequence until this
bit is cleared by software, a reset, software standby mode,
or module standby mode.
A/D Continuous Scan
Selects either a single-cycle or a continuous scan in scan
mode. This bit is valid only when scan mode is selected.
0: Single-cycle scan
1: Continuous scan
When changing the operating mode, first clear the ADST
bit to 0.
Automatic Clear Enable
Enables or disables the automatic clearing of ADDR after
ADDR is read by the CPU or DTC. When this bit is set
to 1, ADDR is automatically cleared to H'0000 after the
CPU or DTC reads ADDR. This function allows the
detection of any renewal failures of ADDR.
0: Automatic clearing of ADDR after being read is
1: Automatic clearing of ADDR after being read is enabled.
disabled.
R/W
ACE
5
0
ADIE
R/W
4
0
R
3
0
-
R
2
0
-
TRGE EXTRG
R/W
1
0
R/W
0
0

Related parts for r5f71374an80fpv