r5f71374an80fpv Renesas Electronics Corporation., r5f71374an80fpv Datasheet - Page 133

no-image

r5f71374an80fpv

Manufacturer Part Number
r5f71374an80fpv
Description
32-bit Risc Microcomputer Superh?? Risc Engine Family
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5F71374AN80FPV
Manufacturer:
TI
Quantity:
1 001
6.4.2
On-chip peripheral module interrupts are interrupts generated by the following on-chip peripheral
modules.
Since a different interrupt vector is allocated to each interrupt source, the exception handling
routine does not have to decide which interrupt has occurred. Priority levels between 0 and 15 can
be allocated to individual on-chip peripheral modules in interrupt priority registers D to F and H to
M (IPRD to IPRF and IPRH to IPRM). On-chip peripheral module interrupt exception handling
sets the interrupt mask level bits (I3 to I0) in the status register (SR) to the priority level value of
the on-chip peripheral module interrupt that was accepted.
6.4.3
A user break interrupt has a priority level of 15, and occurs when the break condition set in the
user break controller (UBC) is satisfied. User break interrupt requests are detected by edge and are
held until accepted. User break interrupt exception handling sets the interrupt mask level bits (I3
to I0) in the status register (SR) to level 15. For more details on the user break interrupt, see
section 7, User Break Controller (UBC).
IRQn pins
(Acceptance of IRQn interrupt/
writing 0 after reading IRQnF = 1)
On-Chip Peripheral Module Interrupts
User Break Interrupt
Figure 6.2 Block Diagram of IRQ3 to IRQ0 Interrupts Control
detection
detection
RESIRQn
Level
Edge
IRQSR.IRQnL
S
R
IRQCR.IRQn1S
IRQCR.IRQn0S
Q
Rev. 1.00 Sep. 21, 2007 Page 107 of 1124
IRQSR.IRQnF
Section 6 Interrupt Controller (INTC)
DTC activation
request
n = 3 to 0
REJ09B0402-0100
CPU interrupt
request

Related parts for r5f71374an80fpv